Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_lost_calib_regwen_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_lost_calib_regwen_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_lost_calib_regwen_sva_if 100.00 100.00



Module Instance : tb.dut.clkmgr_lost_calib_regwen_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : clkmgr_lost_calib_regwen_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
RegwenOff_A 52199246 6680965 0 60


RegwenOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 52199246 6680965 0 60
T1 233753 36814 0 1
T2 18894 4710 0 1
T3 134089 32954 0 1
T4 65249 965 0 1
T7 0 6635 0 1
T8 0 53819 0 0
T9 0 5195 0 1
T10 0 13008 0 1
T11 0 23824 0 1
T12 0 94513 0 1
T13 0 0 0 1
T14 1047 0 0 0
T15 1276 0 0 0
T16 1739 0 0 0
T17 1004 0 0 0
T18 24804 0 0 0
T19 1041 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%