Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T6,T4
10CoveredT6,T38,T91
11CoveredT6,T15,T17

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 204088175 2530 0 0
g_div2.Div2Whole_A 204088175 3020 0 0
g_div4.Div4Stepped_A 101365381 2468 0 0
g_div4.Div4Whole_A 101365381 2868 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 204088175 2530 0 0
T1 226662 0 0 0
T2 54964 0 0 0
T4 65250 0 0 0
T6 8104 13 0 0
T8 0 51 0 0
T10 0 5 0 0
T14 4016 0 0 0
T15 5107 3 0 0
T16 1671 0 0 0
T17 2053 0 0 0
T18 37074 0 0 0
T19 4546 0 0 0
T38 0 9 0 0
T75 0 2 0 0
T76 0 3 0 0
T77 0 1 0 0
T91 0 13 0 0
T104 0 1 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 204088175 3020 0 0
T1 226662 0 0 0
T2 54964 0 0 0
T4 65250 0 0 0
T6 8104 15 0 0
T8 0 53 0 0
T10 0 5 0 0
T14 4016 0 0 0
T15 5107 3 0 0
T16 1671 0 0 0
T17 2053 1 0 0
T18 37074 0 0 0
T19 4546 0 0 0
T38 0 10 0 0
T75 0 2 0 0
T76 0 3 0 0
T91 0 14 0 0
T104 0 2 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 101365381 2468 0 0
T1 113299 0 0 0
T2 27415 0 0 0
T4 32585 0 0 0
T6 4569 12 0 0
T8 0 51 0 0
T10 0 4 0 0
T14 1982 0 0 0
T15 2694 3 0 0
T16 782 0 0 0
T17 988 0 0 0
T18 18491 0 0 0
T19 2213 0 0 0
T38 0 9 0 0
T75 0 2 0 0
T76 0 3 0 0
T77 0 1 0 0
T91 0 13 0 0
T104 0 1 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 101365381 2868 0 0
T1 113299 0 0 0
T2 27415 0 0 0
T4 32585 0 0 0
T6 4569 15 0 0
T8 0 53 0 0
T10 0 5 0 0
T14 1982 0 0 0
T15 2694 3 0 0
T16 782 0 0 0
T17 988 1 0 0
T18 18491 0 0 0
T19 2213 0 0 0
T38 0 10 0 0
T75 0 2 0 0
T76 0 3 0 0
T91 0 13 0 0
T104 0 1 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T6,T4
10CoveredT6,T38,T91
11CoveredT6,T15,T17

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 204088175 2530 0 0
g_div2.Div2Whole_A 204088175 3020 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 204088175 2530 0 0
T1 226662 0 0 0
T2 54964 0 0 0
T4 65250 0 0 0
T6 8104 13 0 0
T8 0 51 0 0
T10 0 5 0 0
T14 4016 0 0 0
T15 5107 3 0 0
T16 1671 0 0 0
T17 2053 0 0 0
T18 37074 0 0 0
T19 4546 0 0 0
T38 0 9 0 0
T75 0 2 0 0
T76 0 3 0 0
T77 0 1 0 0
T91 0 13 0 0
T104 0 1 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 204088175 3020 0 0
T1 226662 0 0 0
T2 54964 0 0 0
T4 65250 0 0 0
T6 8104 15 0 0
T8 0 53 0 0
T10 0 5 0 0
T14 4016 0 0 0
T15 5107 3 0 0
T16 1671 0 0 0
T17 2053 1 0 0
T18 37074 0 0 0
T19 4546 0 0 0
T38 0 10 0 0
T75 0 2 0 0
T76 0 3 0 0
T91 0 14 0 0
T104 0 2 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T6,T4
10CoveredT6,T38,T91
11CoveredT6,T15,T17

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 101365381 2468 0 0
g_div4.Div4Whole_A 101365381 2868 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 101365381 2468 0 0
T1 113299 0 0 0
T2 27415 0 0 0
T4 32585 0 0 0
T6 4569 12 0 0
T8 0 51 0 0
T10 0 4 0 0
T14 1982 0 0 0
T15 2694 3 0 0
T16 782 0 0 0
T17 988 0 0 0
T18 18491 0 0 0
T19 2213 0 0 0
T38 0 9 0 0
T75 0 2 0 0
T76 0 3 0 0
T77 0 1 0 0
T91 0 13 0 0
T104 0 1 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 101365381 2868 0 0
T1 113299 0 0 0
T2 27415 0 0 0
T4 32585 0 0 0
T6 4569 15 0 0
T8 0 53 0 0
T10 0 5 0 0
T14 1982 0 0 0
T15 2694 3 0 0
T16 782 0 0 0
T17 988 1 0 0
T18 18491 0 0 0
T19 2213 0 0 0
T38 0 10 0 0
T75 0 2 0 0
T76 0 3 0 0
T91 0 13 0 0
T104 0 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%