Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T5,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T5,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T5,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T5,T2 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T2 |
0 |
Covered |
T1,T5,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T2 |
0 |
Covered |
T1,T5,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T2 |
0 |
Covered |
T1,T5,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T2 |
0 |
Covered |
T1,T5,T2 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21672 |
21672 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T2 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T15 |
28 |
28 |
0 |
0 |
T16 |
28 |
28 |
0 |
0 |
T17 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
T19 |
28 |
28 |
0 |
0 |
T20 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6324490 |
6323092 |
0 |
0 |
T2 |
2105409 |
2100605 |
0 |
0 |
T4 |
3335209 |
342335 |
0 |
0 |
T5 |
113671 |
110259 |
0 |
0 |
T15 |
66947 |
63949 |
0 |
0 |
T16 |
55759 |
51348 |
0 |
0 |
T17 |
45637 |
42285 |
0 |
0 |
T18 |
3704817 |
3702183 |
0 |
0 |
T19 |
117702 |
115930 |
0 |
0 |
T20 |
61624 |
55554 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
438630102 |
425046990 |
0 |
13932 |
T1 |
1412394 |
1412016 |
0 |
18 |
T2 |
424782 |
423720 |
0 |
18 |
T4 |
775890 |
30966 |
0 |
18 |
T5 |
10578 |
10194 |
0 |
18 |
T15 |
7002 |
6630 |
0 |
18 |
T16 |
12576 |
11502 |
0 |
18 |
T17 |
7170 |
6558 |
0 |
18 |
T18 |
875514 |
874824 |
0 |
18 |
T19 |
10950 |
10758 |
0 |
18 |
T20 |
14022 |
12510 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1570626834 |
1546404402 |
0 |
16254 |
T1 |
1524460 |
1524062 |
0 |
21 |
T2 |
597633 |
596143 |
0 |
21 |
T4 |
900029 |
35917 |
0 |
21 |
T5 |
39977 |
38569 |
0 |
21 |
T15 |
23007 |
21817 |
0 |
21 |
T16 |
15024 |
13743 |
0 |
21 |
T17 |
14244 |
13048 |
0 |
21 |
T18 |
981033 |
980233 |
0 |
21 |
T19 |
41391 |
40687 |
0 |
21 |
T20 |
16499 |
14720 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1570626834 |
125282 |
0 |
0 |
T1 |
1524460 |
5676 |
0 |
0 |
T2 |
597633 |
4 |
0 |
0 |
T4 |
900029 |
76 |
0 |
0 |
T5 |
39977 |
112 |
0 |
0 |
T11 |
0 |
284 |
0 |
0 |
T12 |
0 |
72 |
0 |
0 |
T15 |
23007 |
48 |
0 |
0 |
T16 |
15024 |
121 |
0 |
0 |
T17 |
14244 |
8 |
0 |
0 |
T18 |
981033 |
4 |
0 |
0 |
T19 |
41391 |
103 |
0 |
0 |
T20 |
16499 |
159 |
0 |
0 |
T87 |
0 |
22 |
0 |
0 |
T97 |
0 |
145 |
0 |
0 |
T98 |
0 |
100 |
0 |
0 |
T99 |
0 |
8 |
0 |
0 |
T100 |
0 |
33 |
0 |
0 |
T101 |
0 |
34 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
3387636 |
3386990 |
0 |
0 |
T2 |
1082994 |
1080703 |
0 |
0 |
T4 |
1659290 |
274495 |
0 |
0 |
T5 |
63116 |
61457 |
0 |
0 |
T15 |
36938 |
35463 |
0 |
0 |
T16 |
28159 |
26064 |
0 |
0 |
T17 |
24223 |
22640 |
0 |
0 |
T18 |
1848270 |
1847087 |
0 |
0 |
T19 |
65361 |
64446 |
0 |
0 |
T20 |
31103 |
28285 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T15,T16 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T15,T16 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T15,T16 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T15,T16 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T15,T16 |
0 |
Covered |
T1,T5,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T15,T16 |
0 |
Covered |
T1,T5,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T15,T16 |
0 |
Covered |
T1,T5,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T15,T16 |
0 |
Covered |
T1,T5,T2 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
271333812 |
267536688 |
0 |
0 |
T1 |
201746 |
201694 |
0 |
0 |
T2 |
88263 |
88046 |
0 |
0 |
T4 |
124139 |
5008 |
0 |
0 |
T5 |
7055 |
6810 |
0 |
0 |
T15 |
4001 |
3798 |
0 |
0 |
T16 |
2096 |
1920 |
0 |
0 |
T17 |
2294 |
2105 |
0 |
0 |
T18 |
105519 |
105412 |
0 |
0 |
T19 |
7305 |
7184 |
0 |
0 |
T20 |
2289 |
2045 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
271333812 |
267530052 |
0 |
2322 |
T1 |
201746 |
201694 |
0 |
3 |
T2 |
88263 |
88043 |
0 |
3 |
T4 |
124139 |
4951 |
0 |
3 |
T5 |
7055 |
6807 |
0 |
3 |
T15 |
4001 |
3795 |
0 |
3 |
T16 |
2096 |
1917 |
0 |
3 |
T17 |
2294 |
2102 |
0 |
3 |
T18 |
105519 |
105409 |
0 |
3 |
T19 |
7305 |
7181 |
0 |
3 |
T20 |
2289 |
2042 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
271333812 |
19287 |
0 |
0 |
T1 |
201746 |
852 |
0 |
0 |
T2 |
88263 |
0 |
0 |
0 |
T4 |
124139 |
0 |
0 |
0 |
T5 |
7055 |
0 |
0 |
0 |
T11 |
0 |
119 |
0 |
0 |
T15 |
4001 |
12 |
0 |
0 |
T16 |
2096 |
32 |
0 |
0 |
T17 |
2294 |
0 |
0 |
0 |
T18 |
105519 |
0 |
0 |
0 |
T19 |
7305 |
0 |
0 |
0 |
T20 |
2289 |
40 |
0 |
0 |
T97 |
0 |
58 |
0 |
0 |
T98 |
0 |
48 |
0 |
0 |
T99 |
0 |
4 |
0 |
0 |
T100 |
0 |
14 |
0 |
0 |
T101 |
0 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
70848043 |
0 |
0 |
T1 |
235399 |
235339 |
0 |
0 |
T2 |
70797 |
70623 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
1763 |
1702 |
0 |
0 |
T15 |
1167 |
1108 |
0 |
0 |
T16 |
2096 |
1920 |
0 |
0 |
T17 |
1195 |
1096 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
1825 |
1796 |
0 |
0 |
T20 |
2337 |
2088 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
70848043 |
0 |
0 |
T1 |
235399 |
235339 |
0 |
0 |
T2 |
70797 |
70623 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
1763 |
1702 |
0 |
0 |
T15 |
1167 |
1108 |
0 |
0 |
T16 |
2096 |
1920 |
0 |
0 |
T17 |
1195 |
1096 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
1825 |
1796 |
0 |
0 |
T20 |
2337 |
2088 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
70848043 |
0 |
0 |
T1 |
235399 |
235339 |
0 |
0 |
T2 |
70797 |
70623 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
1763 |
1702 |
0 |
0 |
T15 |
1167 |
1108 |
0 |
0 |
T16 |
2096 |
1920 |
0 |
0 |
T17 |
1195 |
1096 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
1825 |
1796 |
0 |
0 |
T20 |
2337 |
2088 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
70848043 |
0 |
0 |
T1 |
235399 |
235339 |
0 |
0 |
T2 |
70797 |
70623 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
1763 |
1702 |
0 |
0 |
T15 |
1167 |
1108 |
0 |
0 |
T16 |
2096 |
1920 |
0 |
0 |
T17 |
1195 |
1096 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
1825 |
1796 |
0 |
0 |
T20 |
2337 |
2088 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T15,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T15,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T15,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T15,T20 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T15,T20 |
0 |
Covered |
T1,T5,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T15,T20 |
0 |
Covered |
T1,T5,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T15,T20 |
0 |
Covered |
T1,T5,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T15,T20 |
0 |
Covered |
T1,T5,T2 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
70848043 |
0 |
0 |
T1 |
235399 |
235339 |
0 |
0 |
T2 |
70797 |
70623 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
1763 |
1702 |
0 |
0 |
T15 |
1167 |
1108 |
0 |
0 |
T16 |
2096 |
1920 |
0 |
0 |
T17 |
1195 |
1096 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
1825 |
1796 |
0 |
0 |
T20 |
2337 |
2088 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
70841165 |
0 |
2322 |
T1 |
235399 |
235336 |
0 |
3 |
T2 |
70797 |
70620 |
0 |
3 |
T4 |
129315 |
5161 |
0 |
3 |
T5 |
1763 |
1699 |
0 |
3 |
T15 |
1167 |
1105 |
0 |
3 |
T16 |
2096 |
1917 |
0 |
3 |
T17 |
1195 |
1093 |
0 |
3 |
T18 |
145919 |
145804 |
0 |
3 |
T19 |
1825 |
1793 |
0 |
3 |
T20 |
2337 |
2085 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
11819 |
0 |
0 |
T1 |
235399 |
604 |
0 |
0 |
T2 |
70797 |
0 |
0 |
0 |
T4 |
129315 |
0 |
0 |
0 |
T5 |
1763 |
0 |
0 |
0 |
T11 |
0 |
76 |
0 |
0 |
T12 |
0 |
72 |
0 |
0 |
T15 |
1167 |
9 |
0 |
0 |
T16 |
2096 |
0 |
0 |
0 |
T17 |
1195 |
0 |
0 |
0 |
T18 |
145919 |
0 |
0 |
0 |
T19 |
1825 |
0 |
0 |
0 |
T20 |
2337 |
19 |
0 |
0 |
T87 |
0 |
22 |
0 |
0 |
T97 |
0 |
40 |
0 |
0 |
T98 |
0 |
36 |
0 |
0 |
T100 |
0 |
3 |
0 |
0 |
T101 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T15,T16 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T15,T16 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T15,T16 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T15,T16 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T15,T16 |
0 |
Covered |
T1,T5,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T15,T16 |
0 |
Covered |
T1,T5,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T15,T16 |
0 |
Covered |
T1,T5,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T15,T16 |
0 |
Covered |
T1,T5,T2 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
70848043 |
0 |
0 |
T1 |
235399 |
235339 |
0 |
0 |
T2 |
70797 |
70623 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
1763 |
1702 |
0 |
0 |
T15 |
1167 |
1108 |
0 |
0 |
T16 |
2096 |
1920 |
0 |
0 |
T17 |
1195 |
1096 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
1825 |
1796 |
0 |
0 |
T20 |
2337 |
2088 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
70841165 |
0 |
2322 |
T1 |
235399 |
235336 |
0 |
3 |
T2 |
70797 |
70620 |
0 |
3 |
T4 |
129315 |
5161 |
0 |
3 |
T5 |
1763 |
1699 |
0 |
3 |
T15 |
1167 |
1105 |
0 |
3 |
T16 |
2096 |
1917 |
0 |
3 |
T17 |
1195 |
1093 |
0 |
3 |
T18 |
145919 |
145804 |
0 |
3 |
T19 |
1825 |
1793 |
0 |
3 |
T20 |
2337 |
2085 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
13164 |
0 |
0 |
T1 |
235399 |
616 |
0 |
0 |
T2 |
70797 |
0 |
0 |
0 |
T4 |
129315 |
0 |
0 |
0 |
T5 |
1763 |
0 |
0 |
0 |
T11 |
0 |
89 |
0 |
0 |
T15 |
1167 |
8 |
0 |
0 |
T16 |
2096 |
33 |
0 |
0 |
T17 |
1195 |
0 |
0 |
0 |
T18 |
145919 |
0 |
0 |
0 |
T19 |
1825 |
0 |
0 |
0 |
T20 |
2337 |
33 |
0 |
0 |
T97 |
0 |
47 |
0 |
0 |
T98 |
0 |
16 |
0 |
0 |
T99 |
0 |
4 |
0 |
0 |
T100 |
0 |
16 |
0 |
0 |
T101 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
288270747 |
286332272 |
0 |
0 |
T1 |
212979 |
212952 |
0 |
0 |
T2 |
91944 |
91803 |
0 |
0 |
T4 |
129315 |
70307 |
0 |
0 |
T5 |
7349 |
7237 |
0 |
0 |
T15 |
4168 |
4056 |
0 |
0 |
T16 |
2184 |
2058 |
0 |
0 |
T17 |
2390 |
2307 |
0 |
0 |
T18 |
145919 |
145893 |
0 |
0 |
T19 |
7609 |
7512 |
0 |
0 |
T20 |
2384 |
2258 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
288270747 |
286332272 |
0 |
0 |
T1 |
212979 |
212952 |
0 |
0 |
T2 |
91944 |
91803 |
0 |
0 |
T4 |
129315 |
70307 |
0 |
0 |
T5 |
7349 |
7237 |
0 |
0 |
T15 |
4168 |
4056 |
0 |
0 |
T16 |
2184 |
2058 |
0 |
0 |
T17 |
2390 |
2307 |
0 |
0 |
T18 |
145919 |
145893 |
0 |
0 |
T19 |
7609 |
7512 |
0 |
0 |
T20 |
2384 |
2258 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
271333812 |
269475585 |
0 |
0 |
T1 |
201746 |
201720 |
0 |
0 |
T2 |
88263 |
88128 |
0 |
0 |
T4 |
124139 |
67474 |
0 |
0 |
T5 |
7055 |
6947 |
0 |
0 |
T15 |
4001 |
3894 |
0 |
0 |
T16 |
2096 |
1975 |
0 |
0 |
T17 |
2294 |
2215 |
0 |
0 |
T18 |
105519 |
105494 |
0 |
0 |
T19 |
7305 |
7211 |
0 |
0 |
T20 |
2289 |
2168 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
271333812 |
269475585 |
0 |
0 |
T1 |
201746 |
201720 |
0 |
0 |
T2 |
88263 |
88128 |
0 |
0 |
T4 |
124139 |
67474 |
0 |
0 |
T5 |
7055 |
6947 |
0 |
0 |
T15 |
4001 |
3894 |
0 |
0 |
T16 |
2096 |
1975 |
0 |
0 |
T17 |
2294 |
2215 |
0 |
0 |
T18 |
105519 |
105494 |
0 |
0 |
T19 |
7305 |
7211 |
0 |
0 |
T20 |
2289 |
2168 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134974715 |
134974715 |
0 |
0 |
T1 |
101062 |
101062 |
0 |
0 |
T2 |
44064 |
44064 |
0 |
0 |
T4 |
33742 |
33742 |
0 |
0 |
T5 |
3474 |
3474 |
0 |
0 |
T15 |
2063 |
2063 |
0 |
0 |
T16 |
1014 |
1014 |
0 |
0 |
T17 |
1108 |
1108 |
0 |
0 |
T18 |
52747 |
52747 |
0 |
0 |
T19 |
3606 |
3606 |
0 |
0 |
T20 |
1152 |
1152 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134974715 |
134974715 |
0 |
0 |
T1 |
101062 |
101062 |
0 |
0 |
T2 |
44064 |
44064 |
0 |
0 |
T4 |
33742 |
33742 |
0 |
0 |
T5 |
3474 |
3474 |
0 |
0 |
T15 |
2063 |
2063 |
0 |
0 |
T16 |
1014 |
1014 |
0 |
0 |
T17 |
1108 |
1108 |
0 |
0 |
T18 |
52747 |
52747 |
0 |
0 |
T19 |
3606 |
3606 |
0 |
0 |
T20 |
1152 |
1152 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
67486935 |
67486935 |
0 |
0 |
T1 |
505308 |
505308 |
0 |
0 |
T2 |
22032 |
22032 |
0 |
0 |
T4 |
16872 |
16872 |
0 |
0 |
T5 |
1737 |
1737 |
0 |
0 |
T15 |
1031 |
1031 |
0 |
0 |
T16 |
505 |
505 |
0 |
0 |
T17 |
554 |
554 |
0 |
0 |
T18 |
26374 |
26374 |
0 |
0 |
T19 |
1803 |
1803 |
0 |
0 |
T20 |
575 |
575 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
67486935 |
67486935 |
0 |
0 |
T1 |
505308 |
505308 |
0 |
0 |
T2 |
22032 |
22032 |
0 |
0 |
T4 |
16872 |
16872 |
0 |
0 |
T5 |
1737 |
1737 |
0 |
0 |
T15 |
1031 |
1031 |
0 |
0 |
T16 |
505 |
505 |
0 |
0 |
T17 |
554 |
554 |
0 |
0 |
T18 |
26374 |
26374 |
0 |
0 |
T19 |
1803 |
1803 |
0 |
0 |
T20 |
575 |
575 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138403624 |
137472565 |
0 |
0 |
T1 |
102231 |
102218 |
0 |
0 |
T2 |
44133 |
44066 |
0 |
0 |
T4 |
62072 |
33740 |
0 |
0 |
T5 |
3527 |
3474 |
0 |
0 |
T15 |
2001 |
1947 |
0 |
0 |
T16 |
1048 |
988 |
0 |
0 |
T17 |
1147 |
1108 |
0 |
0 |
T18 |
58521 |
58509 |
0 |
0 |
T19 |
3652 |
3606 |
0 |
0 |
T20 |
1145 |
1084 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138403624 |
137472565 |
0 |
0 |
T1 |
102231 |
102218 |
0 |
0 |
T2 |
44133 |
44066 |
0 |
0 |
T4 |
62072 |
33740 |
0 |
0 |
T5 |
3527 |
3474 |
0 |
0 |
T15 |
2001 |
1947 |
0 |
0 |
T16 |
1048 |
988 |
0 |
0 |
T17 |
1147 |
1108 |
0 |
0 |
T18 |
58521 |
58509 |
0 |
0 |
T19 |
3652 |
3606 |
0 |
0 |
T20 |
1145 |
1084 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
70848043 |
0 |
0 |
T1 |
235399 |
235339 |
0 |
0 |
T2 |
70797 |
70623 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
1763 |
1702 |
0 |
0 |
T15 |
1167 |
1108 |
0 |
0 |
T16 |
2096 |
1920 |
0 |
0 |
T17 |
1195 |
1096 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
1825 |
1796 |
0 |
0 |
T20 |
2337 |
2088 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
70841165 |
0 |
2322 |
T1 |
235399 |
235336 |
0 |
3 |
T2 |
70797 |
70620 |
0 |
3 |
T4 |
129315 |
5161 |
0 |
3 |
T5 |
1763 |
1699 |
0 |
3 |
T15 |
1167 |
1105 |
0 |
3 |
T16 |
2096 |
1917 |
0 |
3 |
T17 |
1195 |
1093 |
0 |
3 |
T18 |
145919 |
145804 |
0 |
3 |
T19 |
1825 |
1793 |
0 |
3 |
T20 |
2337 |
2085 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
70848043 |
0 |
0 |
T1 |
235399 |
235339 |
0 |
0 |
T2 |
70797 |
70623 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
1763 |
1702 |
0 |
0 |
T15 |
1167 |
1108 |
0 |
0 |
T16 |
2096 |
1920 |
0 |
0 |
T17 |
1195 |
1096 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
1825 |
1796 |
0 |
0 |
T20 |
2337 |
2088 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
70841165 |
0 |
2322 |
T1 |
235399 |
235336 |
0 |
3 |
T2 |
70797 |
70620 |
0 |
3 |
T4 |
129315 |
5161 |
0 |
3 |
T5 |
1763 |
1699 |
0 |
3 |
T15 |
1167 |
1105 |
0 |
3 |
T16 |
2096 |
1917 |
0 |
3 |
T17 |
1195 |
1093 |
0 |
3 |
T18 |
145919 |
145804 |
0 |
3 |
T19 |
1825 |
1793 |
0 |
3 |
T20 |
2337 |
2085 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
70848043 |
0 |
0 |
T1 |
235399 |
235339 |
0 |
0 |
T2 |
70797 |
70623 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
1763 |
1702 |
0 |
0 |
T15 |
1167 |
1108 |
0 |
0 |
T16 |
2096 |
1920 |
0 |
0 |
T17 |
1195 |
1096 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
1825 |
1796 |
0 |
0 |
T20 |
2337 |
2088 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
70841165 |
0 |
2322 |
T1 |
235399 |
235336 |
0 |
3 |
T2 |
70797 |
70620 |
0 |
3 |
T4 |
129315 |
5161 |
0 |
3 |
T5 |
1763 |
1699 |
0 |
3 |
T15 |
1167 |
1105 |
0 |
3 |
T16 |
2096 |
1917 |
0 |
3 |
T17 |
1195 |
1093 |
0 |
3 |
T18 |
145919 |
145804 |
0 |
3 |
T19 |
1825 |
1793 |
0 |
3 |
T20 |
2337 |
2085 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
70848043 |
0 |
0 |
T1 |
235399 |
235339 |
0 |
0 |
T2 |
70797 |
70623 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
1763 |
1702 |
0 |
0 |
T15 |
1167 |
1108 |
0 |
0 |
T16 |
2096 |
1920 |
0 |
0 |
T17 |
1195 |
1096 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
1825 |
1796 |
0 |
0 |
T20 |
2337 |
2088 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
70841165 |
0 |
2322 |
T1 |
235399 |
235336 |
0 |
3 |
T2 |
70797 |
70620 |
0 |
3 |
T4 |
129315 |
5161 |
0 |
3 |
T5 |
1763 |
1699 |
0 |
3 |
T15 |
1167 |
1105 |
0 |
3 |
T16 |
2096 |
1917 |
0 |
3 |
T17 |
1195 |
1093 |
0 |
3 |
T18 |
145919 |
145804 |
0 |
3 |
T19 |
1825 |
1793 |
0 |
3 |
T20 |
2337 |
2085 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
70848043 |
0 |
0 |
T1 |
235399 |
235339 |
0 |
0 |
T2 |
70797 |
70623 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
1763 |
1702 |
0 |
0 |
T15 |
1167 |
1108 |
0 |
0 |
T16 |
2096 |
1920 |
0 |
0 |
T17 |
1195 |
1096 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
1825 |
1796 |
0 |
0 |
T20 |
2337 |
2088 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
70841165 |
0 |
2322 |
T1 |
235399 |
235336 |
0 |
3 |
T2 |
70797 |
70620 |
0 |
3 |
T4 |
129315 |
5161 |
0 |
3 |
T5 |
1763 |
1699 |
0 |
3 |
T15 |
1167 |
1105 |
0 |
3 |
T16 |
2096 |
1917 |
0 |
3 |
T17 |
1195 |
1093 |
0 |
3 |
T18 |
145919 |
145804 |
0 |
3 |
T19 |
1825 |
1793 |
0 |
3 |
T20 |
2337 |
2085 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
70848043 |
0 |
0 |
T1 |
235399 |
235339 |
0 |
0 |
T2 |
70797 |
70623 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
1763 |
1702 |
0 |
0 |
T15 |
1167 |
1108 |
0 |
0 |
T16 |
2096 |
1920 |
0 |
0 |
T17 |
1195 |
1096 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
1825 |
1796 |
0 |
0 |
T20 |
2337 |
2088 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
70841165 |
0 |
2322 |
T1 |
235399 |
235336 |
0 |
3 |
T2 |
70797 |
70620 |
0 |
3 |
T4 |
129315 |
5161 |
0 |
3 |
T5 |
1763 |
1699 |
0 |
3 |
T15 |
1167 |
1105 |
0 |
3 |
T16 |
2096 |
1917 |
0 |
3 |
T17 |
1195 |
1093 |
0 |
3 |
T18 |
145919 |
145804 |
0 |
3 |
T19 |
1825 |
1793 |
0 |
3 |
T20 |
2337 |
2085 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
70848043 |
0 |
0 |
T1 |
235399 |
235339 |
0 |
0 |
T2 |
70797 |
70623 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
1763 |
1702 |
0 |
0 |
T15 |
1167 |
1108 |
0 |
0 |
T16 |
2096 |
1920 |
0 |
0 |
T17 |
1195 |
1096 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
1825 |
1796 |
0 |
0 |
T20 |
2337 |
2088 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
70848043 |
0 |
0 |
T1 |
235399 |
235339 |
0 |
0 |
T2 |
70797 |
70623 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
1763 |
1702 |
0 |
0 |
T15 |
1167 |
1108 |
0 |
0 |
T16 |
2096 |
1920 |
0 |
0 |
T17 |
1195 |
1096 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
1825 |
1796 |
0 |
0 |
T20 |
2337 |
2088 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
70848043 |
0 |
0 |
T1 |
235399 |
235339 |
0 |
0 |
T2 |
70797 |
70623 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
1763 |
1702 |
0 |
0 |
T15 |
1167 |
1108 |
0 |
0 |
T16 |
2096 |
1920 |
0 |
0 |
T17 |
1195 |
1096 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
1825 |
1796 |
0 |
0 |
T20 |
2337 |
2088 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
70848043 |
0 |
0 |
T1 |
235399 |
235339 |
0 |
0 |
T2 |
70797 |
70623 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
1763 |
1702 |
0 |
0 |
T15 |
1167 |
1108 |
0 |
0 |
T16 |
2096 |
1920 |
0 |
0 |
T17 |
1195 |
1096 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
1825 |
1796 |
0 |
0 |
T20 |
2337 |
2088 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
70848043 |
0 |
0 |
T1 |
235399 |
235339 |
0 |
0 |
T2 |
70797 |
70623 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
1763 |
1702 |
0 |
0 |
T15 |
1167 |
1108 |
0 |
0 |
T16 |
2096 |
1920 |
0 |
0 |
T17 |
1195 |
1096 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
1825 |
1796 |
0 |
0 |
T20 |
2337 |
2088 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
70848043 |
0 |
0 |
T1 |
235399 |
235339 |
0 |
0 |
T2 |
70797 |
70623 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
1763 |
1702 |
0 |
0 |
T15 |
1167 |
1108 |
0 |
0 |
T16 |
2096 |
1920 |
0 |
0 |
T17 |
1195 |
1096 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
1825 |
1796 |
0 |
0 |
T20 |
2337 |
2088 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
70848043 |
0 |
0 |
T1 |
235399 |
235339 |
0 |
0 |
T2 |
70797 |
70623 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
1763 |
1702 |
0 |
0 |
T15 |
1167 |
1108 |
0 |
0 |
T16 |
2096 |
1920 |
0 |
0 |
T17 |
1195 |
1096 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
1825 |
1796 |
0 |
0 |
T20 |
2337 |
2088 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73105017 |
70848043 |
0 |
0 |
T1 |
235399 |
235339 |
0 |
0 |
T2 |
70797 |
70623 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
1763 |
1702 |
0 |
0 |
T15 |
1167 |
1108 |
0 |
0 |
T16 |
2096 |
1920 |
0 |
0 |
T17 |
1195 |
1096 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
1825 |
1796 |
0 |
0 |
T20 |
2337 |
2088 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T5,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T5,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T5,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T5,T2 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T2 |
0 |
Covered |
T1,T5,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T2 |
0 |
Covered |
T1,T5,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T2 |
0 |
Covered |
T1,T5,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T2 |
0 |
Covered |
T1,T5,T2 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
288270747 |
284304730 |
0 |
0 |
T1 |
212979 |
212924 |
0 |
0 |
T2 |
91944 |
91718 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
7349 |
7094 |
0 |
0 |
T15 |
4168 |
3956 |
0 |
0 |
T16 |
2184 |
2001 |
0 |
0 |
T17 |
2390 |
2193 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
7609 |
7483 |
0 |
0 |
T20 |
2384 |
2130 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
288270747 |
284298005 |
0 |
2322 |
T1 |
212979 |
212924 |
0 |
3 |
T2 |
91944 |
91715 |
0 |
3 |
T4 |
129315 |
5161 |
0 |
3 |
T5 |
7349 |
7091 |
0 |
3 |
T15 |
4168 |
3953 |
0 |
3 |
T16 |
2184 |
1998 |
0 |
3 |
T17 |
2390 |
2190 |
0 |
3 |
T18 |
145919 |
145804 |
0 |
3 |
T19 |
7609 |
7480 |
0 |
3 |
T20 |
2384 |
2127 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
288270747 |
20485 |
0 |
0 |
T1 |
212979 |
970 |
0 |
0 |
T2 |
91944 |
1 |
0 |
0 |
T4 |
129315 |
19 |
0 |
0 |
T5 |
7349 |
30 |
0 |
0 |
T15 |
4168 |
5 |
0 |
0 |
T16 |
2184 |
12 |
0 |
0 |
T17 |
2390 |
2 |
0 |
0 |
T18 |
145919 |
1 |
0 |
0 |
T19 |
7609 |
23 |
0 |
0 |
T20 |
2384 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
288270747 |
284304730 |
0 |
0 |
T1 |
212979 |
212924 |
0 |
0 |
T2 |
91944 |
91718 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
7349 |
7094 |
0 |
0 |
T15 |
4168 |
3956 |
0 |
0 |
T16 |
2184 |
2001 |
0 |
0 |
T17 |
2390 |
2193 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
7609 |
7483 |
0 |
0 |
T20 |
2384 |
2130 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
288270747 |
284304730 |
0 |
0 |
T1 |
212979 |
212924 |
0 |
0 |
T2 |
91944 |
91718 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
7349 |
7094 |
0 |
0 |
T15 |
4168 |
3956 |
0 |
0 |
T16 |
2184 |
2001 |
0 |
0 |
T17 |
2390 |
2193 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
7609 |
7483 |
0 |
0 |
T20 |
2384 |
2130 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T5,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T5,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T5,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T5,T2 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T2 |
0 |
Covered |
T1,T5,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T2 |
0 |
Covered |
T1,T5,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T2 |
0 |
Covered |
T1,T5,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T2 |
0 |
Covered |
T1,T5,T2 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
288270747 |
284304730 |
0 |
0 |
T1 |
212979 |
212924 |
0 |
0 |
T2 |
91944 |
91718 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
7349 |
7094 |
0 |
0 |
T15 |
4168 |
3956 |
0 |
0 |
T16 |
2184 |
2001 |
0 |
0 |
T17 |
2390 |
2193 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
7609 |
7483 |
0 |
0 |
T20 |
2384 |
2130 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
288270747 |
284298005 |
0 |
2322 |
T1 |
212979 |
212924 |
0 |
3 |
T2 |
91944 |
91715 |
0 |
3 |
T4 |
129315 |
5161 |
0 |
3 |
T5 |
7349 |
7091 |
0 |
3 |
T15 |
4168 |
3953 |
0 |
3 |
T16 |
2184 |
1998 |
0 |
3 |
T17 |
2390 |
2190 |
0 |
3 |
T18 |
145919 |
145804 |
0 |
3 |
T19 |
7609 |
7480 |
0 |
3 |
T20 |
2384 |
2127 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
288270747 |
20154 |
0 |
0 |
T1 |
212979 |
888 |
0 |
0 |
T2 |
91944 |
1 |
0 |
0 |
T4 |
129315 |
19 |
0 |
0 |
T5 |
7349 |
26 |
0 |
0 |
T15 |
4168 |
5 |
0 |
0 |
T16 |
2184 |
14 |
0 |
0 |
T17 |
2390 |
2 |
0 |
0 |
T18 |
145919 |
1 |
0 |
0 |
T19 |
7609 |
26 |
0 |
0 |
T20 |
2384 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
288270747 |
284304730 |
0 |
0 |
T1 |
212979 |
212924 |
0 |
0 |
T2 |
91944 |
91718 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
7349 |
7094 |
0 |
0 |
T15 |
4168 |
3956 |
0 |
0 |
T16 |
2184 |
2001 |
0 |
0 |
T17 |
2390 |
2193 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
7609 |
7483 |
0 |
0 |
T20 |
2384 |
2130 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
288270747 |
284304730 |
0 |
0 |
T1 |
212979 |
212924 |
0 |
0 |
T2 |
91944 |
91718 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
7349 |
7094 |
0 |
0 |
T15 |
4168 |
3956 |
0 |
0 |
T16 |
2184 |
2001 |
0 |
0 |
T17 |
2390 |
2193 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
7609 |
7483 |
0 |
0 |
T20 |
2384 |
2130 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T5,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T5,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T5,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T5,T2 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T2 |
0 |
Covered |
T1,T5,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T2 |
0 |
Covered |
T1,T5,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T2 |
0 |
Covered |
T1,T5,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T2 |
0 |
Covered |
T1,T5,T2 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
288270747 |
284304730 |
0 |
0 |
T1 |
212979 |
212924 |
0 |
0 |
T2 |
91944 |
91718 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
7349 |
7094 |
0 |
0 |
T15 |
4168 |
3956 |
0 |
0 |
T16 |
2184 |
2001 |
0 |
0 |
T17 |
2390 |
2193 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
7609 |
7483 |
0 |
0 |
T20 |
2384 |
2130 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
288270747 |
284298005 |
0 |
2322 |
T1 |
212979 |
212924 |
0 |
3 |
T2 |
91944 |
91715 |
0 |
3 |
T4 |
129315 |
5161 |
0 |
3 |
T5 |
7349 |
7091 |
0 |
3 |
T15 |
4168 |
3953 |
0 |
3 |
T16 |
2184 |
1998 |
0 |
3 |
T17 |
2390 |
2190 |
0 |
3 |
T18 |
145919 |
145804 |
0 |
3 |
T19 |
7609 |
7480 |
0 |
3 |
T20 |
2384 |
2127 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
288270747 |
20205 |
0 |
0 |
T1 |
212979 |
855 |
0 |
0 |
T2 |
91944 |
1 |
0 |
0 |
T4 |
129315 |
19 |
0 |
0 |
T5 |
7349 |
34 |
0 |
0 |
T15 |
4168 |
6 |
0 |
0 |
T16 |
2184 |
18 |
0 |
0 |
T17 |
2390 |
2 |
0 |
0 |
T18 |
145919 |
1 |
0 |
0 |
T19 |
7609 |
28 |
0 |
0 |
T20 |
2384 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
288270747 |
284304730 |
0 |
0 |
T1 |
212979 |
212924 |
0 |
0 |
T2 |
91944 |
91718 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
7349 |
7094 |
0 |
0 |
T15 |
4168 |
3956 |
0 |
0 |
T16 |
2184 |
2001 |
0 |
0 |
T17 |
2390 |
2193 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
7609 |
7483 |
0 |
0 |
T20 |
2384 |
2130 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
288270747 |
284304730 |
0 |
0 |
T1 |
212979 |
212924 |
0 |
0 |
T2 |
91944 |
91718 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
7349 |
7094 |
0 |
0 |
T15 |
4168 |
3956 |
0 |
0 |
T16 |
2184 |
2001 |
0 |
0 |
T17 |
2390 |
2193 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
7609 |
7483 |
0 |
0 |
T20 |
2384 |
2130 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T5,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T5,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T5,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T2 |
1 | Covered | T1,T5,T2 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T2 |
0 |
Covered |
T1,T5,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T2 |
0 |
Covered |
T1,T5,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T2 |
0 |
Covered |
T1,T5,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T2 |
0 |
Covered |
T1,T5,T2 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
288270747 |
284304730 |
0 |
0 |
T1 |
212979 |
212924 |
0 |
0 |
T2 |
91944 |
91718 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
7349 |
7094 |
0 |
0 |
T15 |
4168 |
3956 |
0 |
0 |
T16 |
2184 |
2001 |
0 |
0 |
T17 |
2390 |
2193 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
7609 |
7483 |
0 |
0 |
T20 |
2384 |
2130 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
288270747 |
284298005 |
0 |
2322 |
T1 |
212979 |
212924 |
0 |
3 |
T2 |
91944 |
91715 |
0 |
3 |
T4 |
129315 |
5161 |
0 |
3 |
T5 |
7349 |
7091 |
0 |
3 |
T15 |
4168 |
3953 |
0 |
3 |
T16 |
2184 |
1998 |
0 |
3 |
T17 |
2390 |
2190 |
0 |
3 |
T18 |
145919 |
145804 |
0 |
3 |
T19 |
7609 |
7480 |
0 |
3 |
T20 |
2384 |
2127 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
288270747 |
20168 |
0 |
0 |
T1 |
212979 |
891 |
0 |
0 |
T2 |
91944 |
1 |
0 |
0 |
T4 |
129315 |
19 |
0 |
0 |
T5 |
7349 |
22 |
0 |
0 |
T15 |
4168 |
3 |
0 |
0 |
T16 |
2184 |
12 |
0 |
0 |
T17 |
2390 |
2 |
0 |
0 |
T18 |
145919 |
1 |
0 |
0 |
T19 |
7609 |
26 |
0 |
0 |
T20 |
2384 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
288270747 |
284304730 |
0 |
0 |
T1 |
212979 |
212924 |
0 |
0 |
T2 |
91944 |
91718 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
7349 |
7094 |
0 |
0 |
T15 |
4168 |
3956 |
0 |
0 |
T16 |
2184 |
2001 |
0 |
0 |
T17 |
2390 |
2193 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
7609 |
7483 |
0 |
0 |
T20 |
2384 |
2130 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
288270747 |
284304730 |
0 |
0 |
T1 |
212979 |
212924 |
0 |
0 |
T2 |
91944 |
91718 |
0 |
0 |
T4 |
129315 |
5236 |
0 |
0 |
T5 |
7349 |
7094 |
0 |
0 |
T15 |
4168 |
3956 |
0 |
0 |
T16 |
2184 |
2001 |
0 |
0 |
T17 |
2390 |
2193 |
0 |
0 |
T18 |
145919 |
145807 |
0 |
0 |
T19 |
7609 |
7483 |
0 |
0 |
T20 |
2384 |
2130 |
0 |
0 |