Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21756 |
21756 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T8 |
28 |
28 |
0 |
0 |
T25 |
28 |
28 |
0 |
0 |
T26 |
28 |
28 |
0 |
0 |
T27 |
28 |
28 |
0 |
0 |
T28 |
28 |
28 |
0 |
0 |
T29 |
28 |
28 |
0 |
0 |
T30 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T5 |
521616 |
519704 |
0 |
0 |
T6 |
51951 |
49375 |
0 |
0 |
T7 |
31364 |
26450 |
0 |
0 |
T8 |
38332 |
34538 |
0 |
0 |
T25 |
76431 |
74160 |
0 |
0 |
T26 |
87184 |
84214 |
0 |
0 |
T27 |
68348 |
65392 |
0 |
0 |
T28 |
117005 |
113575 |
0 |
0 |
T29 |
80025 |
78380 |
0 |
0 |
T30 |
93635 |
91099 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551281704 |
538851258 |
0 |
13986 |
T5 |
30864 |
30738 |
0 |
18 |
T6 |
4992 |
4704 |
0 |
18 |
T7 |
7014 |
5802 |
0 |
18 |
T8 |
9162 |
8226 |
0 |
18 |
T25 |
11820 |
11394 |
0 |
18 |
T26 |
13284 |
12738 |
0 |
18 |
T27 |
15378 |
14634 |
0 |
18 |
T28 |
11238 |
10842 |
0 |
18 |
T29 |
12072 |
11778 |
0 |
18 |
T30 |
14508 |
14040 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1957088790 |
1934533190 |
0 |
16317 |
T5 |
193137 |
192312 |
0 |
21 |
T6 |
18195 |
17177 |
0 |
21 |
T7 |
8504 |
7038 |
0 |
21 |
T8 |
10028 |
8937 |
0 |
21 |
T25 |
23880 |
23028 |
0 |
21 |
T26 |
27304 |
26199 |
0 |
21 |
T27 |
18369 |
17481 |
0 |
21 |
T28 |
40931 |
39524 |
0 |
21 |
T29 |
25262 |
24668 |
0 |
21 |
T30 |
29313 |
28374 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1957088790 |
139939 |
0 |
0 |
T1 |
488456 |
56 |
0 |
0 |
T5 |
193137 |
4 |
0 |
0 |
T6 |
13332 |
12 |
0 |
0 |
T7 |
4972 |
6 |
0 |
0 |
T8 |
5676 |
68 |
0 |
0 |
T22 |
0 |
68 |
0 |
0 |
T23 |
0 |
28 |
0 |
0 |
T25 |
23880 |
161 |
0 |
0 |
T26 |
27304 |
217 |
0 |
0 |
T27 |
18369 |
172 |
0 |
0 |
T28 |
40931 |
16 |
0 |
0 |
T29 |
25262 |
20 |
0 |
0 |
T30 |
29313 |
154 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T37 |
4267 |
0 |
0 |
0 |
T38 |
10351 |
61 |
0 |
0 |
T119 |
0 |
17 |
0 |
0 |
T120 |
0 |
10 |
0 |
0 |
T122 |
0 |
38 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T5 |
297615 |
296615 |
0 |
0 |
T6 |
28764 |
27455 |
0 |
0 |
T7 |
15846 |
13571 |
0 |
0 |
T8 |
19142 |
17336 |
0 |
0 |
T25 |
40731 |
39699 |
0 |
0 |
T26 |
46596 |
45238 |
0 |
0 |
T27 |
34601 |
33238 |
0 |
0 |
T28 |
64836 |
63170 |
0 |
0 |
T29 |
42691 |
41895 |
0 |
0 |
T30 |
49814 |
48646 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T25,T26,T27 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T25,T26,T27 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T25,T26,T27 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T25,T26,T27 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T25,T26,T27 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T25,T26,T27 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T25,T26,T27 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T25,T26,T27 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
777 |
777 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
337456022 |
333908841 |
0 |
0 |
T5 |
35389 |
35241 |
0 |
0 |
T6 |
3199 |
3024 |
0 |
0 |
T7 |
1194 |
991 |
0 |
0 |
T8 |
1298 |
1150 |
0 |
0 |
T25 |
3860 |
3725 |
0 |
0 |
T26 |
4428 |
4252 |
0 |
0 |
T27 |
2563 |
2442 |
0 |
0 |
T28 |
7197 |
6953 |
0 |
0 |
T29 |
4110 |
4017 |
0 |
0 |
T30 |
4737 |
4589 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
337456022 |
333902556 |
0 |
2331 |
T5 |
35389 |
35238 |
0 |
3 |
T6 |
3199 |
3021 |
0 |
3 |
T7 |
1194 |
988 |
0 |
3 |
T8 |
1298 |
1147 |
0 |
3 |
T25 |
3860 |
3722 |
0 |
3 |
T26 |
4428 |
4249 |
0 |
3 |
T27 |
2563 |
2439 |
0 |
3 |
T28 |
7197 |
6950 |
0 |
3 |
T29 |
4110 |
4014 |
0 |
3 |
T30 |
4737 |
4586 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
337456022 |
19822 |
0 |
0 |
T1 |
293640 |
23 |
0 |
0 |
T5 |
35389 |
0 |
0 |
0 |
T22 |
0 |
20 |
0 |
0 |
T23 |
0 |
11 |
0 |
0 |
T25 |
3860 |
34 |
0 |
0 |
T26 |
4428 |
64 |
0 |
0 |
T27 |
2563 |
45 |
0 |
0 |
T28 |
7197 |
0 |
0 |
0 |
T29 |
4110 |
0 |
0 |
0 |
T30 |
4737 |
0 |
0 |
0 |
T33 |
0 |
11 |
0 |
0 |
T37 |
1445 |
0 |
0 |
0 |
T38 |
6807 |
28 |
0 |
0 |
T119 |
0 |
7 |
0 |
0 |
T122 |
0 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
777 |
777 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
89814982 |
0 |
0 |
T5 |
5144 |
5126 |
0 |
0 |
T6 |
832 |
787 |
0 |
0 |
T7 |
1169 |
970 |
0 |
0 |
T8 |
1527 |
1374 |
0 |
0 |
T25 |
1970 |
1902 |
0 |
0 |
T26 |
2214 |
2126 |
0 |
0 |
T27 |
2563 |
2442 |
0 |
0 |
T28 |
1873 |
1810 |
0 |
0 |
T29 |
2012 |
1966 |
0 |
0 |
T30 |
2418 |
2343 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
89814982 |
0 |
0 |
T5 |
5144 |
5126 |
0 |
0 |
T6 |
832 |
787 |
0 |
0 |
T7 |
1169 |
970 |
0 |
0 |
T8 |
1527 |
1374 |
0 |
0 |
T25 |
1970 |
1902 |
0 |
0 |
T26 |
2214 |
2126 |
0 |
0 |
T27 |
2563 |
2442 |
0 |
0 |
T28 |
1873 |
1810 |
0 |
0 |
T29 |
2012 |
1966 |
0 |
0 |
T30 |
2418 |
2343 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
777 |
777 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
89814982 |
0 |
0 |
T5 |
5144 |
5126 |
0 |
0 |
T6 |
832 |
787 |
0 |
0 |
T7 |
1169 |
970 |
0 |
0 |
T8 |
1527 |
1374 |
0 |
0 |
T25 |
1970 |
1902 |
0 |
0 |
T26 |
2214 |
2126 |
0 |
0 |
T27 |
2563 |
2442 |
0 |
0 |
T28 |
1873 |
1810 |
0 |
0 |
T29 |
2012 |
1966 |
0 |
0 |
T30 |
2418 |
2343 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
89814982 |
0 |
0 |
T5 |
5144 |
5126 |
0 |
0 |
T6 |
832 |
787 |
0 |
0 |
T7 |
1169 |
970 |
0 |
0 |
T8 |
1527 |
1374 |
0 |
0 |
T25 |
1970 |
1902 |
0 |
0 |
T26 |
2214 |
2126 |
0 |
0 |
T27 |
2563 |
2442 |
0 |
0 |
T28 |
1873 |
1810 |
0 |
0 |
T29 |
2012 |
1966 |
0 |
0 |
T30 |
2418 |
2343 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T25,T26,T27 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T25,T26,T27 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T25,T26,T27 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T25,T26,T27 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T25,T26,T27 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T25,T26,T27 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T25,T26,T27 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T25,T26,T27 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
777 |
777 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
89814982 |
0 |
0 |
T5 |
5144 |
5126 |
0 |
0 |
T6 |
832 |
787 |
0 |
0 |
T7 |
1169 |
970 |
0 |
0 |
T8 |
1527 |
1374 |
0 |
0 |
T25 |
1970 |
1902 |
0 |
0 |
T26 |
2214 |
2126 |
0 |
0 |
T27 |
2563 |
2442 |
0 |
0 |
T28 |
1873 |
1810 |
0 |
0 |
T29 |
2012 |
1966 |
0 |
0 |
T30 |
2418 |
2343 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
89808543 |
0 |
2331 |
T5 |
5144 |
5123 |
0 |
3 |
T6 |
832 |
784 |
0 |
3 |
T7 |
1169 |
967 |
0 |
3 |
T8 |
1527 |
1371 |
0 |
3 |
T25 |
1970 |
1899 |
0 |
3 |
T26 |
2214 |
2123 |
0 |
3 |
T27 |
2563 |
2439 |
0 |
3 |
T28 |
1873 |
1807 |
0 |
3 |
T29 |
2012 |
1963 |
0 |
3 |
T30 |
2418 |
2340 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
12303 |
0 |
0 |
T1 |
97408 |
10 |
0 |
0 |
T5 |
5144 |
0 |
0 |
0 |
T22 |
0 |
33 |
0 |
0 |
T23 |
0 |
9 |
0 |
0 |
T25 |
1970 |
8 |
0 |
0 |
T26 |
2214 |
45 |
0 |
0 |
T27 |
2563 |
7 |
0 |
0 |
T28 |
1873 |
0 |
0 |
0 |
T29 |
2012 |
0 |
0 |
0 |
T30 |
2418 |
0 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T37 |
1411 |
0 |
0 |
0 |
T38 |
1772 |
19 |
0 |
0 |
T120 |
0 |
10 |
0 |
0 |
T122 |
0 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T25,T26,T27 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T25,T26,T27 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T25,T26,T27 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T25,T26,T27 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T25,T26,T27 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T25,T26,T27 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T25,T26,T27 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T25,T26,T27 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
777 |
777 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
89814982 |
0 |
0 |
T5 |
5144 |
5126 |
0 |
0 |
T6 |
832 |
787 |
0 |
0 |
T7 |
1169 |
970 |
0 |
0 |
T8 |
1527 |
1374 |
0 |
0 |
T25 |
1970 |
1902 |
0 |
0 |
T26 |
2214 |
2126 |
0 |
0 |
T27 |
2563 |
2442 |
0 |
0 |
T28 |
1873 |
1810 |
0 |
0 |
T29 |
2012 |
1966 |
0 |
0 |
T30 |
2418 |
2343 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
89808543 |
0 |
2331 |
T5 |
5144 |
5123 |
0 |
3 |
T6 |
832 |
784 |
0 |
3 |
T7 |
1169 |
967 |
0 |
3 |
T8 |
1527 |
1371 |
0 |
3 |
T25 |
1970 |
1899 |
0 |
3 |
T26 |
2214 |
2123 |
0 |
3 |
T27 |
2563 |
2439 |
0 |
3 |
T28 |
1873 |
1807 |
0 |
3 |
T29 |
2012 |
1963 |
0 |
3 |
T30 |
2418 |
2340 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
13762 |
0 |
0 |
T1 |
97408 |
23 |
0 |
0 |
T5 |
5144 |
0 |
0 |
0 |
T22 |
0 |
15 |
0 |
0 |
T23 |
0 |
8 |
0 |
0 |
T25 |
1970 |
37 |
0 |
0 |
T26 |
2214 |
27 |
0 |
0 |
T27 |
2563 |
44 |
0 |
0 |
T28 |
1873 |
0 |
0 |
0 |
T29 |
2012 |
0 |
0 |
0 |
T30 |
2418 |
0 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T37 |
1411 |
0 |
0 |
0 |
T38 |
1772 |
14 |
0 |
0 |
T119 |
0 |
10 |
0 |
0 |
T122 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
777 |
777 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358968050 |
357083730 |
0 |
0 |
T5 |
36865 |
36753 |
0 |
0 |
T6 |
3333 |
3207 |
0 |
0 |
T7 |
1243 |
1146 |
0 |
0 |
T8 |
1419 |
1307 |
0 |
0 |
T25 |
4020 |
3994 |
0 |
0 |
T26 |
4612 |
4572 |
0 |
0 |
T27 |
2670 |
2616 |
0 |
0 |
T28 |
7497 |
7385 |
0 |
0 |
T29 |
4282 |
4228 |
0 |
0 |
T30 |
4935 |
4894 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358968050 |
357083730 |
0 |
0 |
T5 |
36865 |
36753 |
0 |
0 |
T6 |
3333 |
3207 |
0 |
0 |
T7 |
1243 |
1146 |
0 |
0 |
T8 |
1419 |
1307 |
0 |
0 |
T25 |
4020 |
3994 |
0 |
0 |
T26 |
4612 |
4572 |
0 |
0 |
T27 |
2670 |
2616 |
0 |
0 |
T28 |
7497 |
7385 |
0 |
0 |
T29 |
4282 |
4228 |
0 |
0 |
T30 |
4935 |
4894 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
777 |
777 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
337456022 |
335649747 |
0 |
0 |
T5 |
35389 |
35282 |
0 |
0 |
T6 |
3199 |
3078 |
0 |
0 |
T7 |
1194 |
1101 |
0 |
0 |
T8 |
1298 |
1191 |
0 |
0 |
T25 |
3860 |
3835 |
0 |
0 |
T26 |
4428 |
4389 |
0 |
0 |
T27 |
2563 |
2510 |
0 |
0 |
T28 |
7197 |
7090 |
0 |
0 |
T29 |
4110 |
4058 |
0 |
0 |
T30 |
4737 |
4699 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
337456022 |
335649747 |
0 |
0 |
T5 |
35389 |
35282 |
0 |
0 |
T6 |
3199 |
3078 |
0 |
0 |
T7 |
1194 |
1101 |
0 |
0 |
T8 |
1298 |
1191 |
0 |
0 |
T25 |
3860 |
3835 |
0 |
0 |
T26 |
4428 |
4389 |
0 |
0 |
T27 |
2563 |
2510 |
0 |
0 |
T28 |
7197 |
7090 |
0 |
0 |
T29 |
4110 |
4058 |
0 |
0 |
T30 |
4737 |
4699 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
777 |
777 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168061331 |
168061331 |
0 |
0 |
T5 |
17641 |
17641 |
0 |
0 |
T6 |
1539 |
1539 |
0 |
0 |
T7 |
551 |
551 |
0 |
0 |
T8 |
596 |
596 |
0 |
0 |
T25 |
2015 |
2015 |
0 |
0 |
T26 |
2407 |
2407 |
0 |
0 |
T27 |
1352 |
1352 |
0 |
0 |
T28 |
3545 |
3545 |
0 |
0 |
T29 |
2029 |
2029 |
0 |
0 |
T30 |
2350 |
2350 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168061331 |
168061331 |
0 |
0 |
T5 |
17641 |
17641 |
0 |
0 |
T6 |
1539 |
1539 |
0 |
0 |
T7 |
551 |
551 |
0 |
0 |
T8 |
596 |
596 |
0 |
0 |
T25 |
2015 |
2015 |
0 |
0 |
T26 |
2407 |
2407 |
0 |
0 |
T27 |
1352 |
1352 |
0 |
0 |
T28 |
3545 |
3545 |
0 |
0 |
T29 |
2029 |
2029 |
0 |
0 |
T30 |
2350 |
2350 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
777 |
777 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84030210 |
84030210 |
0 |
0 |
T5 |
8821 |
8821 |
0 |
0 |
T6 |
770 |
770 |
0 |
0 |
T7 |
275 |
275 |
0 |
0 |
T8 |
298 |
298 |
0 |
0 |
T25 |
1006 |
1006 |
0 |
0 |
T26 |
1203 |
1203 |
0 |
0 |
T27 |
676 |
676 |
0 |
0 |
T28 |
1773 |
1773 |
0 |
0 |
T29 |
1015 |
1015 |
0 |
0 |
T30 |
1175 |
1175 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84030210 |
84030210 |
0 |
0 |
T5 |
8821 |
8821 |
0 |
0 |
T6 |
770 |
770 |
0 |
0 |
T7 |
275 |
275 |
0 |
0 |
T8 |
298 |
298 |
0 |
0 |
T25 |
1006 |
1006 |
0 |
0 |
T26 |
1203 |
1203 |
0 |
0 |
T27 |
676 |
676 |
0 |
0 |
T28 |
1773 |
1773 |
0 |
0 |
T29 |
1015 |
1015 |
0 |
0 |
T30 |
1175 |
1175 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
777 |
777 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172257682 |
171354187 |
0 |
0 |
T5 |
20575 |
20522 |
0 |
0 |
T6 |
1599 |
1539 |
0 |
0 |
T7 |
597 |
550 |
0 |
0 |
T8 |
693 |
640 |
0 |
0 |
T25 |
1930 |
1917 |
0 |
0 |
T26 |
2214 |
2195 |
0 |
0 |
T27 |
1282 |
1256 |
0 |
0 |
T28 |
3598 |
3545 |
0 |
0 |
T29 |
2055 |
2029 |
0 |
0 |
T30 |
2369 |
2350 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172257682 |
171354187 |
0 |
0 |
T5 |
20575 |
20522 |
0 |
0 |
T6 |
1599 |
1539 |
0 |
0 |
T7 |
597 |
550 |
0 |
0 |
T8 |
693 |
640 |
0 |
0 |
T25 |
1930 |
1917 |
0 |
0 |
T26 |
2214 |
2195 |
0 |
0 |
T27 |
1282 |
1256 |
0 |
0 |
T28 |
3598 |
3545 |
0 |
0 |
T29 |
2055 |
2029 |
0 |
0 |
T30 |
2369 |
2350 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
777 |
777 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
89814982 |
0 |
0 |
T5 |
5144 |
5126 |
0 |
0 |
T6 |
832 |
787 |
0 |
0 |
T7 |
1169 |
970 |
0 |
0 |
T8 |
1527 |
1374 |
0 |
0 |
T25 |
1970 |
1902 |
0 |
0 |
T26 |
2214 |
2126 |
0 |
0 |
T27 |
2563 |
2442 |
0 |
0 |
T28 |
1873 |
1810 |
0 |
0 |
T29 |
2012 |
1966 |
0 |
0 |
T30 |
2418 |
2343 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
89808543 |
0 |
2331 |
T5 |
5144 |
5123 |
0 |
3 |
T6 |
832 |
784 |
0 |
3 |
T7 |
1169 |
967 |
0 |
3 |
T8 |
1527 |
1371 |
0 |
3 |
T25 |
1970 |
1899 |
0 |
3 |
T26 |
2214 |
2123 |
0 |
3 |
T27 |
2563 |
2439 |
0 |
3 |
T28 |
1873 |
1807 |
0 |
3 |
T29 |
2012 |
1963 |
0 |
3 |
T30 |
2418 |
2340 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
777 |
777 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
89814982 |
0 |
0 |
T5 |
5144 |
5126 |
0 |
0 |
T6 |
832 |
787 |
0 |
0 |
T7 |
1169 |
970 |
0 |
0 |
T8 |
1527 |
1374 |
0 |
0 |
T25 |
1970 |
1902 |
0 |
0 |
T26 |
2214 |
2126 |
0 |
0 |
T27 |
2563 |
2442 |
0 |
0 |
T28 |
1873 |
1810 |
0 |
0 |
T29 |
2012 |
1966 |
0 |
0 |
T30 |
2418 |
2343 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
89808543 |
0 |
2331 |
T5 |
5144 |
5123 |
0 |
3 |
T6 |
832 |
784 |
0 |
3 |
T7 |
1169 |
967 |
0 |
3 |
T8 |
1527 |
1371 |
0 |
3 |
T25 |
1970 |
1899 |
0 |
3 |
T26 |
2214 |
2123 |
0 |
3 |
T27 |
2563 |
2439 |
0 |
3 |
T28 |
1873 |
1807 |
0 |
3 |
T29 |
2012 |
1963 |
0 |
3 |
T30 |
2418 |
2340 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
777 |
777 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
89814982 |
0 |
0 |
T5 |
5144 |
5126 |
0 |
0 |
T6 |
832 |
787 |
0 |
0 |
T7 |
1169 |
970 |
0 |
0 |
T8 |
1527 |
1374 |
0 |
0 |
T25 |
1970 |
1902 |
0 |
0 |
T26 |
2214 |
2126 |
0 |
0 |
T27 |
2563 |
2442 |
0 |
0 |
T28 |
1873 |
1810 |
0 |
0 |
T29 |
2012 |
1966 |
0 |
0 |
T30 |
2418 |
2343 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
89808543 |
0 |
2331 |
T5 |
5144 |
5123 |
0 |
3 |
T6 |
832 |
784 |
0 |
3 |
T7 |
1169 |
967 |
0 |
3 |
T8 |
1527 |
1371 |
0 |
3 |
T25 |
1970 |
1899 |
0 |
3 |
T26 |
2214 |
2123 |
0 |
3 |
T27 |
2563 |
2439 |
0 |
3 |
T28 |
1873 |
1807 |
0 |
3 |
T29 |
2012 |
1963 |
0 |
3 |
T30 |
2418 |
2340 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
777 |
777 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
89814982 |
0 |
0 |
T5 |
5144 |
5126 |
0 |
0 |
T6 |
832 |
787 |
0 |
0 |
T7 |
1169 |
970 |
0 |
0 |
T8 |
1527 |
1374 |
0 |
0 |
T25 |
1970 |
1902 |
0 |
0 |
T26 |
2214 |
2126 |
0 |
0 |
T27 |
2563 |
2442 |
0 |
0 |
T28 |
1873 |
1810 |
0 |
0 |
T29 |
2012 |
1966 |
0 |
0 |
T30 |
2418 |
2343 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
89808543 |
0 |
2331 |
T5 |
5144 |
5123 |
0 |
3 |
T6 |
832 |
784 |
0 |
3 |
T7 |
1169 |
967 |
0 |
3 |
T8 |
1527 |
1371 |
0 |
3 |
T25 |
1970 |
1899 |
0 |
3 |
T26 |
2214 |
2123 |
0 |
3 |
T27 |
2563 |
2439 |
0 |
3 |
T28 |
1873 |
1807 |
0 |
3 |
T29 |
2012 |
1963 |
0 |
3 |
T30 |
2418 |
2340 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
777 |
777 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
89814982 |
0 |
0 |
T5 |
5144 |
5126 |
0 |
0 |
T6 |
832 |
787 |
0 |
0 |
T7 |
1169 |
970 |
0 |
0 |
T8 |
1527 |
1374 |
0 |
0 |
T25 |
1970 |
1902 |
0 |
0 |
T26 |
2214 |
2126 |
0 |
0 |
T27 |
2563 |
2442 |
0 |
0 |
T28 |
1873 |
1810 |
0 |
0 |
T29 |
2012 |
1966 |
0 |
0 |
T30 |
2418 |
2343 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
89808543 |
0 |
2331 |
T5 |
5144 |
5123 |
0 |
3 |
T6 |
832 |
784 |
0 |
3 |
T7 |
1169 |
967 |
0 |
3 |
T8 |
1527 |
1371 |
0 |
3 |
T25 |
1970 |
1899 |
0 |
3 |
T26 |
2214 |
2123 |
0 |
3 |
T27 |
2563 |
2439 |
0 |
3 |
T28 |
1873 |
1807 |
0 |
3 |
T29 |
2012 |
1963 |
0 |
3 |
T30 |
2418 |
2340 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
777 |
777 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
89814982 |
0 |
0 |
T5 |
5144 |
5126 |
0 |
0 |
T6 |
832 |
787 |
0 |
0 |
T7 |
1169 |
970 |
0 |
0 |
T8 |
1527 |
1374 |
0 |
0 |
T25 |
1970 |
1902 |
0 |
0 |
T26 |
2214 |
2126 |
0 |
0 |
T27 |
2563 |
2442 |
0 |
0 |
T28 |
1873 |
1810 |
0 |
0 |
T29 |
2012 |
1966 |
0 |
0 |
T30 |
2418 |
2343 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
89808543 |
0 |
2331 |
T5 |
5144 |
5123 |
0 |
3 |
T6 |
832 |
784 |
0 |
3 |
T7 |
1169 |
967 |
0 |
3 |
T8 |
1527 |
1371 |
0 |
3 |
T25 |
1970 |
1899 |
0 |
3 |
T26 |
2214 |
2123 |
0 |
3 |
T27 |
2563 |
2439 |
0 |
3 |
T28 |
1873 |
1807 |
0 |
3 |
T29 |
2012 |
1963 |
0 |
3 |
T30 |
2418 |
2340 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
777 |
777 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
89814982 |
0 |
0 |
T5 |
5144 |
5126 |
0 |
0 |
T6 |
832 |
787 |
0 |
0 |
T7 |
1169 |
970 |
0 |
0 |
T8 |
1527 |
1374 |
0 |
0 |
T25 |
1970 |
1902 |
0 |
0 |
T26 |
2214 |
2126 |
0 |
0 |
T27 |
2563 |
2442 |
0 |
0 |
T28 |
1873 |
1810 |
0 |
0 |
T29 |
2012 |
1966 |
0 |
0 |
T30 |
2418 |
2343 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
89814982 |
0 |
0 |
T5 |
5144 |
5126 |
0 |
0 |
T6 |
832 |
787 |
0 |
0 |
T7 |
1169 |
970 |
0 |
0 |
T8 |
1527 |
1374 |
0 |
0 |
T25 |
1970 |
1902 |
0 |
0 |
T26 |
2214 |
2126 |
0 |
0 |
T27 |
2563 |
2442 |
0 |
0 |
T28 |
1873 |
1810 |
0 |
0 |
T29 |
2012 |
1966 |
0 |
0 |
T30 |
2418 |
2343 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
777 |
777 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
89814982 |
0 |
0 |
T5 |
5144 |
5126 |
0 |
0 |
T6 |
832 |
787 |
0 |
0 |
T7 |
1169 |
970 |
0 |
0 |
T8 |
1527 |
1374 |
0 |
0 |
T25 |
1970 |
1902 |
0 |
0 |
T26 |
2214 |
2126 |
0 |
0 |
T27 |
2563 |
2442 |
0 |
0 |
T28 |
1873 |
1810 |
0 |
0 |
T29 |
2012 |
1966 |
0 |
0 |
T30 |
2418 |
2343 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
89814982 |
0 |
0 |
T5 |
5144 |
5126 |
0 |
0 |
T6 |
832 |
787 |
0 |
0 |
T7 |
1169 |
970 |
0 |
0 |
T8 |
1527 |
1374 |
0 |
0 |
T25 |
1970 |
1902 |
0 |
0 |
T26 |
2214 |
2126 |
0 |
0 |
T27 |
2563 |
2442 |
0 |
0 |
T28 |
1873 |
1810 |
0 |
0 |
T29 |
2012 |
1966 |
0 |
0 |
T30 |
2418 |
2343 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
777 |
777 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
89814982 |
0 |
0 |
T5 |
5144 |
5126 |
0 |
0 |
T6 |
832 |
787 |
0 |
0 |
T7 |
1169 |
970 |
0 |
0 |
T8 |
1527 |
1374 |
0 |
0 |
T25 |
1970 |
1902 |
0 |
0 |
T26 |
2214 |
2126 |
0 |
0 |
T27 |
2563 |
2442 |
0 |
0 |
T28 |
1873 |
1810 |
0 |
0 |
T29 |
2012 |
1966 |
0 |
0 |
T30 |
2418 |
2343 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
89814982 |
0 |
0 |
T5 |
5144 |
5126 |
0 |
0 |
T6 |
832 |
787 |
0 |
0 |
T7 |
1169 |
970 |
0 |
0 |
T8 |
1527 |
1374 |
0 |
0 |
T25 |
1970 |
1902 |
0 |
0 |
T26 |
2214 |
2126 |
0 |
0 |
T27 |
2563 |
2442 |
0 |
0 |
T28 |
1873 |
1810 |
0 |
0 |
T29 |
2012 |
1966 |
0 |
0 |
T30 |
2418 |
2343 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
777 |
777 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
89814982 |
0 |
0 |
T5 |
5144 |
5126 |
0 |
0 |
T6 |
832 |
787 |
0 |
0 |
T7 |
1169 |
970 |
0 |
0 |
T8 |
1527 |
1374 |
0 |
0 |
T25 |
1970 |
1902 |
0 |
0 |
T26 |
2214 |
2126 |
0 |
0 |
T27 |
2563 |
2442 |
0 |
0 |
T28 |
1873 |
1810 |
0 |
0 |
T29 |
2012 |
1966 |
0 |
0 |
T30 |
2418 |
2343 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91880284 |
89814982 |
0 |
0 |
T5 |
5144 |
5126 |
0 |
0 |
T6 |
832 |
787 |
0 |
0 |
T7 |
1169 |
970 |
0 |
0 |
T8 |
1527 |
1374 |
0 |
0 |
T25 |
1970 |
1902 |
0 |
0 |
T26 |
2214 |
2126 |
0 |
0 |
T27 |
2563 |
2442 |
0 |
0 |
T28 |
1873 |
1810 |
0 |
0 |
T29 |
2012 |
1966 |
0 |
0 |
T30 |
2418 |
2343 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
777 |
777 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358968050 |
355259726 |
0 |
0 |
T5 |
36865 |
36710 |
0 |
0 |
T6 |
3333 |
3150 |
0 |
0 |
T7 |
1243 |
1032 |
0 |
0 |
T8 |
1419 |
1265 |
0 |
0 |
T25 |
4020 |
3880 |
0 |
0 |
T26 |
4612 |
4429 |
0 |
0 |
T27 |
2670 |
2544 |
0 |
0 |
T28 |
7497 |
7243 |
0 |
0 |
T29 |
4282 |
4185 |
0 |
0 |
T30 |
4935 |
4780 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358968050 |
355253387 |
0 |
2331 |
T5 |
36865 |
36707 |
0 |
3 |
T6 |
3333 |
3147 |
0 |
3 |
T7 |
1243 |
1029 |
0 |
3 |
T8 |
1419 |
1262 |
0 |
3 |
T25 |
4020 |
3877 |
0 |
3 |
T26 |
4612 |
4426 |
0 |
3 |
T27 |
2670 |
2541 |
0 |
3 |
T28 |
7497 |
7240 |
0 |
3 |
T29 |
4282 |
4182 |
0 |
3 |
T30 |
4935 |
4777 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358968050 |
23593 |
0 |
0 |
T5 |
36865 |
1 |
0 |
0 |
T6 |
3333 |
3 |
0 |
0 |
T7 |
1243 |
2 |
0 |
0 |
T8 |
1419 |
20 |
0 |
0 |
T25 |
4020 |
19 |
0 |
0 |
T26 |
4612 |
18 |
0 |
0 |
T27 |
2670 |
16 |
0 |
0 |
T28 |
7497 |
4 |
0 |
0 |
T29 |
4282 |
5 |
0 |
0 |
T30 |
4935 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
777 |
777 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358968050 |
355259726 |
0 |
0 |
T5 |
36865 |
36710 |
0 |
0 |
T6 |
3333 |
3150 |
0 |
0 |
T7 |
1243 |
1032 |
0 |
0 |
T8 |
1419 |
1265 |
0 |
0 |
T25 |
4020 |
3880 |
0 |
0 |
T26 |
4612 |
4429 |
0 |
0 |
T27 |
2670 |
2544 |
0 |
0 |
T28 |
7497 |
7243 |
0 |
0 |
T29 |
4282 |
4185 |
0 |
0 |
T30 |
4935 |
4780 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358968050 |
355259726 |
0 |
0 |
T5 |
36865 |
36710 |
0 |
0 |
T6 |
3333 |
3150 |
0 |
0 |
T7 |
1243 |
1032 |
0 |
0 |
T8 |
1419 |
1265 |
0 |
0 |
T25 |
4020 |
3880 |
0 |
0 |
T26 |
4612 |
4429 |
0 |
0 |
T27 |
2670 |
2544 |
0 |
0 |
T28 |
7497 |
7243 |
0 |
0 |
T29 |
4282 |
4185 |
0 |
0 |
T30 |
4935 |
4780 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
777 |
777 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358968050 |
355259726 |
0 |
0 |
T5 |
36865 |
36710 |
0 |
0 |
T6 |
3333 |
3150 |
0 |
0 |
T7 |
1243 |
1032 |
0 |
0 |
T8 |
1419 |
1265 |
0 |
0 |
T25 |
4020 |
3880 |
0 |
0 |
T26 |
4612 |
4429 |
0 |
0 |
T27 |
2670 |
2544 |
0 |
0 |
T28 |
7497 |
7243 |
0 |
0 |
T29 |
4282 |
4185 |
0 |
0 |
T30 |
4935 |
4780 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358968050 |
355253387 |
0 |
2331 |
T5 |
36865 |
36707 |
0 |
3 |
T6 |
3333 |
3147 |
0 |
3 |
T7 |
1243 |
1029 |
0 |
3 |
T8 |
1419 |
1262 |
0 |
3 |
T25 |
4020 |
3877 |
0 |
3 |
T26 |
4612 |
4426 |
0 |
3 |
T27 |
2670 |
2541 |
0 |
3 |
T28 |
7497 |
7240 |
0 |
3 |
T29 |
4282 |
4182 |
0 |
3 |
T30 |
4935 |
4777 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358968050 |
23470 |
0 |
0 |
T5 |
36865 |
1 |
0 |
0 |
T6 |
3333 |
3 |
0 |
0 |
T7 |
1243 |
1 |
0 |
0 |
T8 |
1419 |
19 |
0 |
0 |
T25 |
4020 |
19 |
0 |
0 |
T26 |
4612 |
21 |
0 |
0 |
T27 |
2670 |
20 |
0 |
0 |
T28 |
7497 |
4 |
0 |
0 |
T29 |
4282 |
5 |
0 |
0 |
T30 |
4935 |
41 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
777 |
777 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358968050 |
355259726 |
0 |
0 |
T5 |
36865 |
36710 |
0 |
0 |
T6 |
3333 |
3150 |
0 |
0 |
T7 |
1243 |
1032 |
0 |
0 |
T8 |
1419 |
1265 |
0 |
0 |
T25 |
4020 |
3880 |
0 |
0 |
T26 |
4612 |
4429 |
0 |
0 |
T27 |
2670 |
2544 |
0 |
0 |
T28 |
7497 |
7243 |
0 |
0 |
T29 |
4282 |
4185 |
0 |
0 |
T30 |
4935 |
4780 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358968050 |
355259726 |
0 |
0 |
T5 |
36865 |
36710 |
0 |
0 |
T6 |
3333 |
3150 |
0 |
0 |
T7 |
1243 |
1032 |
0 |
0 |
T8 |
1419 |
1265 |
0 |
0 |
T25 |
4020 |
3880 |
0 |
0 |
T26 |
4612 |
4429 |
0 |
0 |
T27 |
2670 |
2544 |
0 |
0 |
T28 |
7497 |
7243 |
0 |
0 |
T29 |
4282 |
4185 |
0 |
0 |
T30 |
4935 |
4780 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
777 |
777 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358968050 |
355259726 |
0 |
0 |
T5 |
36865 |
36710 |
0 |
0 |
T6 |
3333 |
3150 |
0 |
0 |
T7 |
1243 |
1032 |
0 |
0 |
T8 |
1419 |
1265 |
0 |
0 |
T25 |
4020 |
3880 |
0 |
0 |
T26 |
4612 |
4429 |
0 |
0 |
T27 |
2670 |
2544 |
0 |
0 |
T28 |
7497 |
7243 |
0 |
0 |
T29 |
4282 |
4185 |
0 |
0 |
T30 |
4935 |
4780 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358968050 |
355253387 |
0 |
2331 |
T5 |
36865 |
36707 |
0 |
3 |
T6 |
3333 |
3147 |
0 |
3 |
T7 |
1243 |
1029 |
0 |
3 |
T8 |
1419 |
1262 |
0 |
3 |
T25 |
4020 |
3877 |
0 |
3 |
T26 |
4612 |
4426 |
0 |
3 |
T27 |
2670 |
2541 |
0 |
3 |
T28 |
7497 |
7240 |
0 |
3 |
T29 |
4282 |
4182 |
0 |
3 |
T30 |
4935 |
4777 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358968050 |
23348 |
0 |
0 |
T5 |
36865 |
1 |
0 |
0 |
T6 |
3333 |
3 |
0 |
0 |
T7 |
1243 |
2 |
0 |
0 |
T8 |
1419 |
13 |
0 |
0 |
T25 |
4020 |
21 |
0 |
0 |
T26 |
4612 |
21 |
0 |
0 |
T27 |
2670 |
24 |
0 |
0 |
T28 |
7497 |
4 |
0 |
0 |
T29 |
4282 |
5 |
0 |
0 |
T30 |
4935 |
43 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
777 |
777 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358968050 |
355259726 |
0 |
0 |
T5 |
36865 |
36710 |
0 |
0 |
T6 |
3333 |
3150 |
0 |
0 |
T7 |
1243 |
1032 |
0 |
0 |
T8 |
1419 |
1265 |
0 |
0 |
T25 |
4020 |
3880 |
0 |
0 |
T26 |
4612 |
4429 |
0 |
0 |
T27 |
2670 |
2544 |
0 |
0 |
T28 |
7497 |
7243 |
0 |
0 |
T29 |
4282 |
4185 |
0 |
0 |
T30 |
4935 |
4780 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358968050 |
355259726 |
0 |
0 |
T5 |
36865 |
36710 |
0 |
0 |
T6 |
3333 |
3150 |
0 |
0 |
T7 |
1243 |
1032 |
0 |
0 |
T8 |
1419 |
1265 |
0 |
0 |
T25 |
4020 |
3880 |
0 |
0 |
T26 |
4612 |
4429 |
0 |
0 |
T27 |
2670 |
2544 |
0 |
0 |
T28 |
7497 |
7243 |
0 |
0 |
T29 |
4282 |
4185 |
0 |
0 |
T30 |
4935 |
4780 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
777 |
777 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358968050 |
355259726 |
0 |
0 |
T5 |
36865 |
36710 |
0 |
0 |
T6 |
3333 |
3150 |
0 |
0 |
T7 |
1243 |
1032 |
0 |
0 |
T8 |
1419 |
1265 |
0 |
0 |
T25 |
4020 |
3880 |
0 |
0 |
T26 |
4612 |
4429 |
0 |
0 |
T27 |
2670 |
2544 |
0 |
0 |
T28 |
7497 |
7243 |
0 |
0 |
T29 |
4282 |
4185 |
0 |
0 |
T30 |
4935 |
4780 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358968050 |
355253387 |
0 |
2331 |
T5 |
36865 |
36707 |
0 |
3 |
T6 |
3333 |
3147 |
0 |
3 |
T7 |
1243 |
1029 |
0 |
3 |
T8 |
1419 |
1262 |
0 |
3 |
T25 |
4020 |
3877 |
0 |
3 |
T26 |
4612 |
4426 |
0 |
3 |
T27 |
2670 |
2541 |
0 |
3 |
T28 |
7497 |
7240 |
0 |
3 |
T29 |
4282 |
4182 |
0 |
3 |
T30 |
4935 |
4777 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358968050 |
23641 |
0 |
0 |
T5 |
36865 |
1 |
0 |
0 |
T6 |
3333 |
3 |
0 |
0 |
T7 |
1243 |
1 |
0 |
0 |
T8 |
1419 |
16 |
0 |
0 |
T25 |
4020 |
23 |
0 |
0 |
T26 |
4612 |
21 |
0 |
0 |
T27 |
2670 |
16 |
0 |
0 |
T28 |
7497 |
4 |
0 |
0 |
T29 |
4282 |
5 |
0 |
0 |
T30 |
4935 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
777 |
777 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358968050 |
355259726 |
0 |
0 |
T5 |
36865 |
36710 |
0 |
0 |
T6 |
3333 |
3150 |
0 |
0 |
T7 |
1243 |
1032 |
0 |
0 |
T8 |
1419 |
1265 |
0 |
0 |
T25 |
4020 |
3880 |
0 |
0 |
T26 |
4612 |
4429 |
0 |
0 |
T27 |
2670 |
2544 |
0 |
0 |
T28 |
7497 |
7243 |
0 |
0 |
T29 |
4282 |
4185 |
0 |
0 |
T30 |
4935 |
4780 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
358968050 |
355259726 |
0 |
0 |
T5 |
36865 |
36710 |
0 |
0 |
T6 |
3333 |
3150 |
0 |
0 |
T7 |
1243 |
1032 |
0 |
0 |
T8 |
1419 |
1265 |
0 |
0 |
T25 |
4020 |
3880 |
0 |
0 |
T26 |
4612 |
4429 |
0 |
0 |
T27 |
2670 |
2544 |
0 |
0 |
T28 |
7497 |
7243 |
0 |
0 |
T29 |
4282 |
4185 |
0 |
0 |
T30 |
4935 |
4780 |
0 |
0 |