Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21700 |
21700 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T16 |
28 |
28 |
0 |
0 |
T17 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
T23 |
28 |
28 |
0 |
0 |
T24 |
28 |
28 |
0 |
0 |
T25 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
7853251 |
7843260 |
0 |
0 |
T4 |
1774647 |
366185 |
0 |
0 |
T5 |
66609 |
61896 |
0 |
0 |
T6 |
703555 |
412344 |
0 |
0 |
T16 |
38813 |
36159 |
0 |
0 |
T17 |
65492 |
62193 |
0 |
0 |
T18 |
79858 |
76923 |
0 |
0 |
T23 |
58245 |
54372 |
0 |
0 |
T24 |
39635 |
34825 |
0 |
0 |
T25 |
44476 |
41836 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
412353720 |
399045930 |
0 |
13950 |
T1 |
1020480 |
1018848 |
0 |
18 |
T4 |
275976 |
36102 |
0 |
18 |
T5 |
15312 |
14106 |
0 |
18 |
T6 |
111318 |
58788 |
0 |
18 |
T16 |
8802 |
8130 |
0 |
18 |
T17 |
14958 |
14106 |
0 |
18 |
T18 |
14940 |
14298 |
0 |
18 |
T23 |
13182 |
12180 |
0 |
18 |
T24 |
9042 |
7866 |
0 |
18 |
T25 |
10176 |
9498 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1169163215 |
1144579225 |
0 |
16275 |
T1 |
2244427 |
2240832 |
0 |
21 |
T4 |
567271 |
74429 |
0 |
21 |
T5 |
17762 |
16364 |
0 |
21 |
T6 |
221151 |
117597 |
0 |
21 |
T16 |
10429 |
9639 |
0 |
21 |
T17 |
17471 |
16477 |
0 |
21 |
T18 |
23407 |
22413 |
0 |
21 |
T23 |
15624 |
14437 |
0 |
21 |
T24 |
10642 |
9257 |
0 |
21 |
T25 |
11888 |
11092 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1169163215 |
115088 |
0 |
0 |
T1 |
2244427 |
1267 |
0 |
0 |
T2 |
634640 |
0 |
0 |
0 |
T3 |
160116 |
0 |
0 |
0 |
T4 |
383292 |
60 |
0 |
0 |
T5 |
10208 |
192 |
0 |
0 |
T6 |
148424 |
12 |
0 |
0 |
T9 |
0 |
195 |
0 |
0 |
T10 |
0 |
106 |
0 |
0 |
T16 |
10429 |
24 |
0 |
0 |
T17 |
17471 |
164 |
0 |
0 |
T18 |
23407 |
240 |
0 |
0 |
T19 |
12705 |
80 |
0 |
0 |
T22 |
0 |
29 |
0 |
0 |
T23 |
15624 |
121 |
0 |
0 |
T24 |
10642 |
12 |
0 |
0 |
T25 |
11888 |
8 |
0 |
0 |
T98 |
0 |
12 |
0 |
0 |
T99 |
0 |
15 |
0 |
0 |
T100 |
0 |
128 |
0 |
0 |
T101 |
0 |
52 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1898870584 |
1864427945 |
0 |
0 |
T1 |
4588344 |
4583566 |
0 |
0 |
T4 |
931400 |
255069 |
0 |
0 |
T5 |
33535 |
31387 |
0 |
0 |
T6 |
371086 |
232020 |
0 |
0 |
T16 |
19582 |
18351 |
0 |
0 |
T17 |
33063 |
31571 |
0 |
0 |
T18 |
41511 |
40173 |
0 |
0 |
T23 |
29439 |
27716 |
0 |
0 |
T24 |
19951 |
17663 |
0 |
0 |
T25 |
22412 |
21207 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T23,T1,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T23,T1,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T23,T1,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T23,T1,T17 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T23,T1,T17 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T23,T1,T17 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T23,T1,T17 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T23,T1,T17 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
775 |
775 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
195408231 |
191538186 |
0 |
0 |
T1 |
365307 |
364718 |
0 |
0 |
T4 |
91987 |
12120 |
0 |
0 |
T5 |
2450 |
2261 |
0 |
0 |
T6 |
35621 |
19284 |
0 |
0 |
T16 |
1451 |
1344 |
0 |
0 |
T17 |
2417 |
2282 |
0 |
0 |
T18 |
3567 |
3418 |
0 |
0 |
T23 |
2174 |
2012 |
0 |
0 |
T24 |
1476 |
1286 |
0 |
0 |
T25 |
1644 |
1537 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
195408231 |
191531503 |
0 |
2325 |
T1 |
365307 |
364716 |
0 |
3 |
T4 |
91987 |
12075 |
0 |
3 |
T5 |
2450 |
2258 |
0 |
3 |
T6 |
35621 |
18981 |
0 |
3 |
T16 |
1451 |
1341 |
0 |
3 |
T17 |
2417 |
2279 |
0 |
3 |
T18 |
3567 |
3415 |
0 |
3 |
T23 |
2174 |
2009 |
0 |
3 |
T24 |
1476 |
1283 |
0 |
3 |
T25 |
1644 |
1534 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
195408231 |
16468 |
0 |
0 |
T1 |
365307 |
173 |
0 |
0 |
T2 |
290268 |
0 |
0 |
0 |
T3 |
53372 |
0 |
0 |
0 |
T9 |
0 |
87 |
0 |
0 |
T16 |
1451 |
0 |
0 |
0 |
T17 |
2417 |
46 |
0 |
0 |
T18 |
3567 |
0 |
0 |
0 |
T19 |
9681 |
44 |
0 |
0 |
T22 |
0 |
11 |
0 |
0 |
T23 |
2174 |
45 |
0 |
0 |
T24 |
1476 |
0 |
0 |
0 |
T25 |
1644 |
0 |
0 |
0 |
T98 |
0 |
3 |
0 |
0 |
T99 |
0 |
8 |
0 |
0 |
T100 |
0 |
69 |
0 |
0 |
T101 |
0 |
30 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
775 |
775 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
66514511 |
0 |
0 |
T1 |
170080 |
169809 |
0 |
0 |
T4 |
45996 |
6062 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
18553 |
10101 |
0 |
0 |
T16 |
1467 |
1358 |
0 |
0 |
T17 |
2493 |
2354 |
0 |
0 |
T18 |
2490 |
2386 |
0 |
0 |
T23 |
2197 |
2033 |
0 |
0 |
T24 |
1507 |
1314 |
0 |
0 |
T25 |
1696 |
1586 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
66514511 |
0 |
0 |
T1 |
170080 |
169809 |
0 |
0 |
T4 |
45996 |
6062 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
18553 |
10101 |
0 |
0 |
T16 |
1467 |
1358 |
0 |
0 |
T17 |
2493 |
2354 |
0 |
0 |
T18 |
2490 |
2386 |
0 |
0 |
T23 |
2197 |
2033 |
0 |
0 |
T24 |
1507 |
1314 |
0 |
0 |
T25 |
1696 |
1586 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
775 |
775 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
66514511 |
0 |
0 |
T1 |
170080 |
169809 |
0 |
0 |
T4 |
45996 |
6062 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
18553 |
10101 |
0 |
0 |
T16 |
1467 |
1358 |
0 |
0 |
T17 |
2493 |
2354 |
0 |
0 |
T18 |
2490 |
2386 |
0 |
0 |
T23 |
2197 |
2033 |
0 |
0 |
T24 |
1507 |
1314 |
0 |
0 |
T25 |
1696 |
1586 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
66514511 |
0 |
0 |
T1 |
170080 |
169809 |
0 |
0 |
T4 |
45996 |
6062 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
18553 |
10101 |
0 |
0 |
T16 |
1467 |
1358 |
0 |
0 |
T17 |
2493 |
2354 |
0 |
0 |
T18 |
2490 |
2386 |
0 |
0 |
T23 |
2197 |
2033 |
0 |
0 |
T24 |
1507 |
1314 |
0 |
0 |
T25 |
1696 |
1586 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T23,T1,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T23,T1,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T23,T1,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T23,T1,T17 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T23,T1,T17 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T23,T1,T17 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T23,T1,T17 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T23,T1,T17 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
775 |
775 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
66514511 |
0 |
0 |
T1 |
170080 |
169809 |
0 |
0 |
T4 |
45996 |
6062 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
18553 |
10101 |
0 |
0 |
T16 |
1467 |
1358 |
0 |
0 |
T17 |
2493 |
2354 |
0 |
0 |
T18 |
2490 |
2386 |
0 |
0 |
T23 |
2197 |
2033 |
0 |
0 |
T24 |
1507 |
1314 |
0 |
0 |
T25 |
1696 |
1586 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
66507655 |
0 |
2325 |
T1 |
170080 |
169808 |
0 |
3 |
T4 |
45996 |
6017 |
0 |
3 |
T5 |
2552 |
2351 |
0 |
3 |
T6 |
18553 |
9798 |
0 |
3 |
T16 |
1467 |
1355 |
0 |
3 |
T17 |
2493 |
2351 |
0 |
3 |
T18 |
2490 |
2383 |
0 |
3 |
T23 |
2197 |
2030 |
0 |
3 |
T24 |
1507 |
1311 |
0 |
3 |
T25 |
1696 |
1583 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
9993 |
0 |
0 |
T1 |
170080 |
107 |
0 |
0 |
T2 |
172186 |
0 |
0 |
0 |
T3 |
53372 |
0 |
0 |
0 |
T9 |
0 |
52 |
0 |
0 |
T10 |
0 |
106 |
0 |
0 |
T16 |
1467 |
0 |
0 |
0 |
T17 |
2493 |
28 |
0 |
0 |
T18 |
2490 |
0 |
0 |
0 |
T19 |
1512 |
18 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T23 |
2197 |
3 |
0 |
0 |
T24 |
1507 |
0 |
0 |
0 |
T25 |
1696 |
0 |
0 |
0 |
T98 |
0 |
5 |
0 |
0 |
T100 |
0 |
35 |
0 |
0 |
T101 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T23,T1,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T23,T1,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T23,T1,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T23,T1,T17 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T23,T1,T17 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T23,T1,T17 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T23,T1,T17 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T23,T1,T17 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
775 |
775 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
66514511 |
0 |
0 |
T1 |
170080 |
169809 |
0 |
0 |
T4 |
45996 |
6062 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
18553 |
10101 |
0 |
0 |
T16 |
1467 |
1358 |
0 |
0 |
T17 |
2493 |
2354 |
0 |
0 |
T18 |
2490 |
2386 |
0 |
0 |
T23 |
2197 |
2033 |
0 |
0 |
T24 |
1507 |
1314 |
0 |
0 |
T25 |
1696 |
1586 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
66507655 |
0 |
2325 |
T1 |
170080 |
169808 |
0 |
3 |
T4 |
45996 |
6017 |
0 |
3 |
T5 |
2552 |
2351 |
0 |
3 |
T6 |
18553 |
9798 |
0 |
3 |
T16 |
1467 |
1355 |
0 |
3 |
T17 |
2493 |
2351 |
0 |
3 |
T18 |
2490 |
2383 |
0 |
3 |
T23 |
2197 |
2030 |
0 |
3 |
T24 |
1507 |
1311 |
0 |
3 |
T25 |
1696 |
1583 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
11342 |
0 |
0 |
T1 |
170080 |
135 |
0 |
0 |
T2 |
172186 |
0 |
0 |
0 |
T3 |
53372 |
0 |
0 |
0 |
T9 |
0 |
56 |
0 |
0 |
T16 |
1467 |
0 |
0 |
0 |
T17 |
2493 |
22 |
0 |
0 |
T18 |
2490 |
0 |
0 |
0 |
T19 |
1512 |
18 |
0 |
0 |
T22 |
0 |
14 |
0 |
0 |
T23 |
2197 |
33 |
0 |
0 |
T24 |
1507 |
0 |
0 |
0 |
T25 |
1696 |
0 |
0 |
0 |
T98 |
0 |
4 |
0 |
0 |
T99 |
0 |
7 |
0 |
0 |
T100 |
0 |
24 |
0 |
0 |
T101 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
775 |
775 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209075936 |
207052000 |
0 |
0 |
T1 |
384740 |
384455 |
0 |
0 |
T4 |
95823 |
53225 |
0 |
0 |
T5 |
2552 |
2483 |
0 |
0 |
T6 |
37106 |
28827 |
0 |
0 |
T16 |
1511 |
1457 |
0 |
0 |
T17 |
2517 |
2477 |
0 |
0 |
T18 |
3715 |
3675 |
0 |
0 |
T23 |
2264 |
2238 |
0 |
0 |
T24 |
1538 |
1398 |
0 |
0 |
T25 |
1713 |
1673 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209075936 |
207052000 |
0 |
0 |
T1 |
384740 |
384455 |
0 |
0 |
T4 |
95823 |
53225 |
0 |
0 |
T5 |
2552 |
2483 |
0 |
0 |
T6 |
37106 |
28827 |
0 |
0 |
T16 |
1511 |
1457 |
0 |
0 |
T17 |
2517 |
2477 |
0 |
0 |
T18 |
3715 |
3675 |
0 |
0 |
T23 |
2264 |
2238 |
0 |
0 |
T24 |
1538 |
1398 |
0 |
0 |
T25 |
1713 |
1673 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
775 |
775 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
195408231 |
193471825 |
0 |
0 |
T1 |
365307 |
365033 |
0 |
0 |
T4 |
91987 |
51096 |
0 |
0 |
T5 |
2450 |
2384 |
0 |
0 |
T6 |
35621 |
27697 |
0 |
0 |
T16 |
1451 |
1398 |
0 |
0 |
T17 |
2417 |
2378 |
0 |
0 |
T18 |
3567 |
3528 |
0 |
0 |
T23 |
2174 |
2149 |
0 |
0 |
T24 |
1476 |
1341 |
0 |
0 |
T25 |
1644 |
1606 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
195408231 |
193471825 |
0 |
0 |
T1 |
365307 |
365033 |
0 |
0 |
T4 |
91987 |
51096 |
0 |
0 |
T5 |
2450 |
2384 |
0 |
0 |
T6 |
35621 |
27697 |
0 |
0 |
T16 |
1451 |
1398 |
0 |
0 |
T17 |
2417 |
2378 |
0 |
0 |
T18 |
3567 |
3528 |
0 |
0 |
T23 |
2174 |
2149 |
0 |
0 |
T24 |
1476 |
1341 |
0 |
0 |
T25 |
1644 |
1606 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
775 |
775 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96924187 |
96924187 |
0 |
0 |
T1 |
182603 |
182603 |
0 |
0 |
T4 |
25549 |
25549 |
0 |
0 |
T5 |
1192 |
1192 |
0 |
0 |
T6 |
13872 |
13872 |
0 |
0 |
T16 |
699 |
699 |
0 |
0 |
T17 |
1264 |
1264 |
0 |
0 |
T18 |
1764 |
1764 |
0 |
0 |
T23 |
1118 |
1118 |
0 |
0 |
T24 |
671 |
671 |
0 |
0 |
T25 |
803 |
803 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96924187 |
96924187 |
0 |
0 |
T1 |
182603 |
182603 |
0 |
0 |
T4 |
25549 |
25549 |
0 |
0 |
T5 |
1192 |
1192 |
0 |
0 |
T6 |
13872 |
13872 |
0 |
0 |
T16 |
699 |
699 |
0 |
0 |
T17 |
1264 |
1264 |
0 |
0 |
T18 |
1764 |
1764 |
0 |
0 |
T23 |
1118 |
1118 |
0 |
0 |
T24 |
671 |
671 |
0 |
0 |
T25 |
803 |
803 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
775 |
775 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
48461731 |
48461731 |
0 |
0 |
T1 |
913016 |
913016 |
0 |
0 |
T4 |
12777 |
12777 |
0 |
0 |
T5 |
596 |
596 |
0 |
0 |
T6 |
6934 |
6934 |
0 |
0 |
T16 |
350 |
350 |
0 |
0 |
T17 |
631 |
631 |
0 |
0 |
T18 |
882 |
882 |
0 |
0 |
T23 |
558 |
558 |
0 |
0 |
T24 |
335 |
335 |
0 |
0 |
T25 |
402 |
402 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
48461731 |
48461731 |
0 |
0 |
T1 |
913016 |
913016 |
0 |
0 |
T4 |
12777 |
12777 |
0 |
0 |
T5 |
596 |
596 |
0 |
0 |
T6 |
6934 |
6934 |
0 |
0 |
T16 |
350 |
350 |
0 |
0 |
T17 |
631 |
631 |
0 |
0 |
T18 |
882 |
882 |
0 |
0 |
T23 |
558 |
558 |
0 |
0 |
T24 |
335 |
335 |
0 |
0 |
T25 |
402 |
402 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
775 |
775 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
100343035 |
99371664 |
0 |
0 |
T1 |
183238 |
183101 |
0 |
0 |
T4 |
45996 |
25550 |
0 |
0 |
T5 |
1225 |
1192 |
0 |
0 |
T6 |
17811 |
13852 |
0 |
0 |
T16 |
725 |
699 |
0 |
0 |
T17 |
1208 |
1189 |
0 |
0 |
T18 |
1783 |
1764 |
0 |
0 |
T23 |
1087 |
1075 |
0 |
0 |
T24 |
737 |
670 |
0 |
0 |
T25 |
822 |
803 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
100343035 |
99371664 |
0 |
0 |
T1 |
183238 |
183101 |
0 |
0 |
T4 |
45996 |
25550 |
0 |
0 |
T5 |
1225 |
1192 |
0 |
0 |
T6 |
17811 |
13852 |
0 |
0 |
T16 |
725 |
699 |
0 |
0 |
T17 |
1208 |
1189 |
0 |
0 |
T18 |
1783 |
1764 |
0 |
0 |
T23 |
1087 |
1075 |
0 |
0 |
T24 |
737 |
670 |
0 |
0 |
T25 |
822 |
803 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
775 |
775 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
66514511 |
0 |
0 |
T1 |
170080 |
169809 |
0 |
0 |
T4 |
45996 |
6062 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
18553 |
10101 |
0 |
0 |
T16 |
1467 |
1358 |
0 |
0 |
T17 |
2493 |
2354 |
0 |
0 |
T18 |
2490 |
2386 |
0 |
0 |
T23 |
2197 |
2033 |
0 |
0 |
T24 |
1507 |
1314 |
0 |
0 |
T25 |
1696 |
1586 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
66507655 |
0 |
2325 |
T1 |
170080 |
169808 |
0 |
3 |
T4 |
45996 |
6017 |
0 |
3 |
T5 |
2552 |
2351 |
0 |
3 |
T6 |
18553 |
9798 |
0 |
3 |
T16 |
1467 |
1355 |
0 |
3 |
T17 |
2493 |
2351 |
0 |
3 |
T18 |
2490 |
2383 |
0 |
3 |
T23 |
2197 |
2030 |
0 |
3 |
T24 |
1507 |
1311 |
0 |
3 |
T25 |
1696 |
1583 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
775 |
775 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
66514511 |
0 |
0 |
T1 |
170080 |
169809 |
0 |
0 |
T4 |
45996 |
6062 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
18553 |
10101 |
0 |
0 |
T16 |
1467 |
1358 |
0 |
0 |
T17 |
2493 |
2354 |
0 |
0 |
T18 |
2490 |
2386 |
0 |
0 |
T23 |
2197 |
2033 |
0 |
0 |
T24 |
1507 |
1314 |
0 |
0 |
T25 |
1696 |
1586 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
66507655 |
0 |
2325 |
T1 |
170080 |
169808 |
0 |
3 |
T4 |
45996 |
6017 |
0 |
3 |
T5 |
2552 |
2351 |
0 |
3 |
T6 |
18553 |
9798 |
0 |
3 |
T16 |
1467 |
1355 |
0 |
3 |
T17 |
2493 |
2351 |
0 |
3 |
T18 |
2490 |
2383 |
0 |
3 |
T23 |
2197 |
2030 |
0 |
3 |
T24 |
1507 |
1311 |
0 |
3 |
T25 |
1696 |
1583 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
775 |
775 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
66514511 |
0 |
0 |
T1 |
170080 |
169809 |
0 |
0 |
T4 |
45996 |
6062 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
18553 |
10101 |
0 |
0 |
T16 |
1467 |
1358 |
0 |
0 |
T17 |
2493 |
2354 |
0 |
0 |
T18 |
2490 |
2386 |
0 |
0 |
T23 |
2197 |
2033 |
0 |
0 |
T24 |
1507 |
1314 |
0 |
0 |
T25 |
1696 |
1586 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
66507655 |
0 |
2325 |
T1 |
170080 |
169808 |
0 |
3 |
T4 |
45996 |
6017 |
0 |
3 |
T5 |
2552 |
2351 |
0 |
3 |
T6 |
18553 |
9798 |
0 |
3 |
T16 |
1467 |
1355 |
0 |
3 |
T17 |
2493 |
2351 |
0 |
3 |
T18 |
2490 |
2383 |
0 |
3 |
T23 |
2197 |
2030 |
0 |
3 |
T24 |
1507 |
1311 |
0 |
3 |
T25 |
1696 |
1583 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
775 |
775 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
66514511 |
0 |
0 |
T1 |
170080 |
169809 |
0 |
0 |
T4 |
45996 |
6062 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
18553 |
10101 |
0 |
0 |
T16 |
1467 |
1358 |
0 |
0 |
T17 |
2493 |
2354 |
0 |
0 |
T18 |
2490 |
2386 |
0 |
0 |
T23 |
2197 |
2033 |
0 |
0 |
T24 |
1507 |
1314 |
0 |
0 |
T25 |
1696 |
1586 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
66507655 |
0 |
2325 |
T1 |
170080 |
169808 |
0 |
3 |
T4 |
45996 |
6017 |
0 |
3 |
T5 |
2552 |
2351 |
0 |
3 |
T6 |
18553 |
9798 |
0 |
3 |
T16 |
1467 |
1355 |
0 |
3 |
T17 |
2493 |
2351 |
0 |
3 |
T18 |
2490 |
2383 |
0 |
3 |
T23 |
2197 |
2030 |
0 |
3 |
T24 |
1507 |
1311 |
0 |
3 |
T25 |
1696 |
1583 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
775 |
775 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
66514511 |
0 |
0 |
T1 |
170080 |
169809 |
0 |
0 |
T4 |
45996 |
6062 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
18553 |
10101 |
0 |
0 |
T16 |
1467 |
1358 |
0 |
0 |
T17 |
2493 |
2354 |
0 |
0 |
T18 |
2490 |
2386 |
0 |
0 |
T23 |
2197 |
2033 |
0 |
0 |
T24 |
1507 |
1314 |
0 |
0 |
T25 |
1696 |
1586 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
66507655 |
0 |
2325 |
T1 |
170080 |
169808 |
0 |
3 |
T4 |
45996 |
6017 |
0 |
3 |
T5 |
2552 |
2351 |
0 |
3 |
T6 |
18553 |
9798 |
0 |
3 |
T16 |
1467 |
1355 |
0 |
3 |
T17 |
2493 |
2351 |
0 |
3 |
T18 |
2490 |
2383 |
0 |
3 |
T23 |
2197 |
2030 |
0 |
3 |
T24 |
1507 |
1311 |
0 |
3 |
T25 |
1696 |
1583 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
775 |
775 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
66514511 |
0 |
0 |
T1 |
170080 |
169809 |
0 |
0 |
T4 |
45996 |
6062 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
18553 |
10101 |
0 |
0 |
T16 |
1467 |
1358 |
0 |
0 |
T17 |
2493 |
2354 |
0 |
0 |
T18 |
2490 |
2386 |
0 |
0 |
T23 |
2197 |
2033 |
0 |
0 |
T24 |
1507 |
1314 |
0 |
0 |
T25 |
1696 |
1586 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
66507655 |
0 |
2325 |
T1 |
170080 |
169808 |
0 |
3 |
T4 |
45996 |
6017 |
0 |
3 |
T5 |
2552 |
2351 |
0 |
3 |
T6 |
18553 |
9798 |
0 |
3 |
T16 |
1467 |
1355 |
0 |
3 |
T17 |
2493 |
2351 |
0 |
3 |
T18 |
2490 |
2383 |
0 |
3 |
T23 |
2197 |
2030 |
0 |
3 |
T24 |
1507 |
1311 |
0 |
3 |
T25 |
1696 |
1583 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
775 |
775 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
66514511 |
0 |
0 |
T1 |
170080 |
169809 |
0 |
0 |
T4 |
45996 |
6062 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
18553 |
10101 |
0 |
0 |
T16 |
1467 |
1358 |
0 |
0 |
T17 |
2493 |
2354 |
0 |
0 |
T18 |
2490 |
2386 |
0 |
0 |
T23 |
2197 |
2033 |
0 |
0 |
T24 |
1507 |
1314 |
0 |
0 |
T25 |
1696 |
1586 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
66514511 |
0 |
0 |
T1 |
170080 |
169809 |
0 |
0 |
T4 |
45996 |
6062 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
18553 |
10101 |
0 |
0 |
T16 |
1467 |
1358 |
0 |
0 |
T17 |
2493 |
2354 |
0 |
0 |
T18 |
2490 |
2386 |
0 |
0 |
T23 |
2197 |
2033 |
0 |
0 |
T24 |
1507 |
1314 |
0 |
0 |
T25 |
1696 |
1586 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
775 |
775 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
66514511 |
0 |
0 |
T1 |
170080 |
169809 |
0 |
0 |
T4 |
45996 |
6062 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
18553 |
10101 |
0 |
0 |
T16 |
1467 |
1358 |
0 |
0 |
T17 |
2493 |
2354 |
0 |
0 |
T18 |
2490 |
2386 |
0 |
0 |
T23 |
2197 |
2033 |
0 |
0 |
T24 |
1507 |
1314 |
0 |
0 |
T25 |
1696 |
1586 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
66514511 |
0 |
0 |
T1 |
170080 |
169809 |
0 |
0 |
T4 |
45996 |
6062 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
18553 |
10101 |
0 |
0 |
T16 |
1467 |
1358 |
0 |
0 |
T17 |
2493 |
2354 |
0 |
0 |
T18 |
2490 |
2386 |
0 |
0 |
T23 |
2197 |
2033 |
0 |
0 |
T24 |
1507 |
1314 |
0 |
0 |
T25 |
1696 |
1586 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
775 |
775 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
66514511 |
0 |
0 |
T1 |
170080 |
169809 |
0 |
0 |
T4 |
45996 |
6062 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
18553 |
10101 |
0 |
0 |
T16 |
1467 |
1358 |
0 |
0 |
T17 |
2493 |
2354 |
0 |
0 |
T18 |
2490 |
2386 |
0 |
0 |
T23 |
2197 |
2033 |
0 |
0 |
T24 |
1507 |
1314 |
0 |
0 |
T25 |
1696 |
1586 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
66514511 |
0 |
0 |
T1 |
170080 |
169809 |
0 |
0 |
T4 |
45996 |
6062 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
18553 |
10101 |
0 |
0 |
T16 |
1467 |
1358 |
0 |
0 |
T17 |
2493 |
2354 |
0 |
0 |
T18 |
2490 |
2386 |
0 |
0 |
T23 |
2197 |
2033 |
0 |
0 |
T24 |
1507 |
1314 |
0 |
0 |
T25 |
1696 |
1586 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
775 |
775 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
66514511 |
0 |
0 |
T1 |
170080 |
169809 |
0 |
0 |
T4 |
45996 |
6062 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
18553 |
10101 |
0 |
0 |
T16 |
1467 |
1358 |
0 |
0 |
T17 |
2493 |
2354 |
0 |
0 |
T18 |
2490 |
2386 |
0 |
0 |
T23 |
2197 |
2033 |
0 |
0 |
T24 |
1507 |
1314 |
0 |
0 |
T25 |
1696 |
1586 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68725620 |
66514511 |
0 |
0 |
T1 |
170080 |
169809 |
0 |
0 |
T4 |
45996 |
6062 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
18553 |
10101 |
0 |
0 |
T16 |
1467 |
1358 |
0 |
0 |
T17 |
2493 |
2354 |
0 |
0 |
T18 |
2490 |
2386 |
0 |
0 |
T23 |
2197 |
2033 |
0 |
0 |
T24 |
1507 |
1314 |
0 |
0 |
T25 |
1696 |
1586 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
775 |
775 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209075936 |
205014868 |
0 |
0 |
T1 |
384740 |
384126 |
0 |
0 |
T4 |
95823 |
12625 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
37106 |
20058 |
0 |
0 |
T16 |
1511 |
1400 |
0 |
0 |
T17 |
2517 |
2377 |
0 |
0 |
T18 |
3715 |
3561 |
0 |
0 |
T23 |
2264 |
2095 |
0 |
0 |
T24 |
1538 |
1341 |
0 |
0 |
T25 |
1713 |
1601 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209075936 |
205008103 |
0 |
2325 |
T1 |
384740 |
384125 |
0 |
3 |
T4 |
95823 |
12580 |
0 |
3 |
T5 |
2552 |
2351 |
0 |
3 |
T6 |
37106 |
19755 |
0 |
3 |
T16 |
1511 |
1397 |
0 |
3 |
T17 |
2517 |
2374 |
0 |
3 |
T18 |
3715 |
3558 |
0 |
3 |
T23 |
2264 |
2092 |
0 |
3 |
T24 |
1538 |
1338 |
0 |
3 |
T25 |
1713 |
1598 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209075936 |
19156 |
0 |
0 |
T1 |
384740 |
219 |
0 |
0 |
T4 |
95823 |
15 |
0 |
0 |
T5 |
2552 |
45 |
0 |
0 |
T6 |
37106 |
3 |
0 |
0 |
T16 |
1511 |
11 |
0 |
0 |
T17 |
2517 |
17 |
0 |
0 |
T18 |
3715 |
52 |
0 |
0 |
T23 |
2264 |
12 |
0 |
0 |
T24 |
1538 |
3 |
0 |
0 |
T25 |
1713 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
775 |
775 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209075936 |
205014868 |
0 |
0 |
T1 |
384740 |
384126 |
0 |
0 |
T4 |
95823 |
12625 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
37106 |
20058 |
0 |
0 |
T16 |
1511 |
1400 |
0 |
0 |
T17 |
2517 |
2377 |
0 |
0 |
T18 |
3715 |
3561 |
0 |
0 |
T23 |
2264 |
2095 |
0 |
0 |
T24 |
1538 |
1341 |
0 |
0 |
T25 |
1713 |
1601 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209075936 |
205014868 |
0 |
0 |
T1 |
384740 |
384126 |
0 |
0 |
T4 |
95823 |
12625 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
37106 |
20058 |
0 |
0 |
T16 |
1511 |
1400 |
0 |
0 |
T17 |
2517 |
2377 |
0 |
0 |
T18 |
3715 |
3561 |
0 |
0 |
T23 |
2264 |
2095 |
0 |
0 |
T24 |
1538 |
1341 |
0 |
0 |
T25 |
1713 |
1601 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
775 |
775 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209075936 |
205014868 |
0 |
0 |
T1 |
384740 |
384126 |
0 |
0 |
T4 |
95823 |
12625 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
37106 |
20058 |
0 |
0 |
T16 |
1511 |
1400 |
0 |
0 |
T17 |
2517 |
2377 |
0 |
0 |
T18 |
3715 |
3561 |
0 |
0 |
T23 |
2264 |
2095 |
0 |
0 |
T24 |
1538 |
1341 |
0 |
0 |
T25 |
1713 |
1601 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209075936 |
205008103 |
0 |
2325 |
T1 |
384740 |
384125 |
0 |
3 |
T4 |
95823 |
12580 |
0 |
3 |
T5 |
2552 |
2351 |
0 |
3 |
T6 |
37106 |
19755 |
0 |
3 |
T16 |
1511 |
1397 |
0 |
3 |
T17 |
2517 |
2374 |
0 |
3 |
T18 |
3715 |
3558 |
0 |
3 |
T23 |
2264 |
2092 |
0 |
3 |
T24 |
1538 |
1338 |
0 |
3 |
T25 |
1713 |
1598 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209075936 |
19375 |
0 |
0 |
T1 |
384740 |
208 |
0 |
0 |
T4 |
95823 |
15 |
0 |
0 |
T5 |
2552 |
53 |
0 |
0 |
T6 |
37106 |
3 |
0 |
0 |
T16 |
1511 |
3 |
0 |
0 |
T17 |
2517 |
15 |
0 |
0 |
T18 |
3715 |
64 |
0 |
0 |
T23 |
2264 |
6 |
0 |
0 |
T24 |
1538 |
3 |
0 |
0 |
T25 |
1713 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
775 |
775 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209075936 |
205014868 |
0 |
0 |
T1 |
384740 |
384126 |
0 |
0 |
T4 |
95823 |
12625 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
37106 |
20058 |
0 |
0 |
T16 |
1511 |
1400 |
0 |
0 |
T17 |
2517 |
2377 |
0 |
0 |
T18 |
3715 |
3561 |
0 |
0 |
T23 |
2264 |
2095 |
0 |
0 |
T24 |
1538 |
1341 |
0 |
0 |
T25 |
1713 |
1601 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209075936 |
205014868 |
0 |
0 |
T1 |
384740 |
384126 |
0 |
0 |
T4 |
95823 |
12625 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
37106 |
20058 |
0 |
0 |
T16 |
1511 |
1400 |
0 |
0 |
T17 |
2517 |
2377 |
0 |
0 |
T18 |
3715 |
3561 |
0 |
0 |
T23 |
2264 |
2095 |
0 |
0 |
T24 |
1538 |
1341 |
0 |
0 |
T25 |
1713 |
1601 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
775 |
775 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209075936 |
205014868 |
0 |
0 |
T1 |
384740 |
384126 |
0 |
0 |
T4 |
95823 |
12625 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
37106 |
20058 |
0 |
0 |
T16 |
1511 |
1400 |
0 |
0 |
T17 |
2517 |
2377 |
0 |
0 |
T18 |
3715 |
3561 |
0 |
0 |
T23 |
2264 |
2095 |
0 |
0 |
T24 |
1538 |
1341 |
0 |
0 |
T25 |
1713 |
1601 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209075936 |
205008103 |
0 |
2325 |
T1 |
384740 |
384125 |
0 |
3 |
T4 |
95823 |
12580 |
0 |
3 |
T5 |
2552 |
2351 |
0 |
3 |
T6 |
37106 |
19755 |
0 |
3 |
T16 |
1511 |
1397 |
0 |
3 |
T17 |
2517 |
2374 |
0 |
3 |
T18 |
3715 |
3558 |
0 |
3 |
T23 |
2264 |
2092 |
0 |
3 |
T24 |
1538 |
1338 |
0 |
3 |
T25 |
1713 |
1598 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209075936 |
19419 |
0 |
0 |
T1 |
384740 |
205 |
0 |
0 |
T4 |
95823 |
15 |
0 |
0 |
T5 |
2552 |
47 |
0 |
0 |
T6 |
37106 |
3 |
0 |
0 |
T16 |
1511 |
7 |
0 |
0 |
T17 |
2517 |
17 |
0 |
0 |
T18 |
3715 |
55 |
0 |
0 |
T23 |
2264 |
14 |
0 |
0 |
T24 |
1538 |
3 |
0 |
0 |
T25 |
1713 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
775 |
775 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209075936 |
205014868 |
0 |
0 |
T1 |
384740 |
384126 |
0 |
0 |
T4 |
95823 |
12625 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
37106 |
20058 |
0 |
0 |
T16 |
1511 |
1400 |
0 |
0 |
T17 |
2517 |
2377 |
0 |
0 |
T18 |
3715 |
3561 |
0 |
0 |
T23 |
2264 |
2095 |
0 |
0 |
T24 |
1538 |
1341 |
0 |
0 |
T25 |
1713 |
1601 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209075936 |
205014868 |
0 |
0 |
T1 |
384740 |
384126 |
0 |
0 |
T4 |
95823 |
12625 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
37106 |
20058 |
0 |
0 |
T16 |
1511 |
1400 |
0 |
0 |
T17 |
2517 |
2377 |
0 |
0 |
T18 |
3715 |
3561 |
0 |
0 |
T23 |
2264 |
2095 |
0 |
0 |
T24 |
1538 |
1341 |
0 |
0 |
T25 |
1713 |
1601 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
775 |
775 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209075936 |
205014868 |
0 |
0 |
T1 |
384740 |
384126 |
0 |
0 |
T4 |
95823 |
12625 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
37106 |
20058 |
0 |
0 |
T16 |
1511 |
1400 |
0 |
0 |
T17 |
2517 |
2377 |
0 |
0 |
T18 |
3715 |
3561 |
0 |
0 |
T23 |
2264 |
2095 |
0 |
0 |
T24 |
1538 |
1341 |
0 |
0 |
T25 |
1713 |
1601 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209075936 |
205008103 |
0 |
2325 |
T1 |
384740 |
384125 |
0 |
3 |
T4 |
95823 |
12580 |
0 |
3 |
T5 |
2552 |
2351 |
0 |
3 |
T6 |
37106 |
19755 |
0 |
3 |
T16 |
1511 |
1397 |
0 |
3 |
T17 |
2517 |
2374 |
0 |
3 |
T18 |
3715 |
3558 |
0 |
3 |
T23 |
2264 |
2092 |
0 |
3 |
T24 |
1538 |
1338 |
0 |
3 |
T25 |
1713 |
1598 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209075936 |
19335 |
0 |
0 |
T1 |
384740 |
220 |
0 |
0 |
T4 |
95823 |
15 |
0 |
0 |
T5 |
2552 |
47 |
0 |
0 |
T6 |
37106 |
3 |
0 |
0 |
T16 |
1511 |
3 |
0 |
0 |
T17 |
2517 |
19 |
0 |
0 |
T18 |
3715 |
69 |
0 |
0 |
T23 |
2264 |
8 |
0 |
0 |
T24 |
1538 |
3 |
0 |
0 |
T25 |
1713 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
775 |
775 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209075936 |
205014868 |
0 |
0 |
T1 |
384740 |
384126 |
0 |
0 |
T4 |
95823 |
12625 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
37106 |
20058 |
0 |
0 |
T16 |
1511 |
1400 |
0 |
0 |
T17 |
2517 |
2377 |
0 |
0 |
T18 |
3715 |
3561 |
0 |
0 |
T23 |
2264 |
2095 |
0 |
0 |
T24 |
1538 |
1341 |
0 |
0 |
T25 |
1713 |
1601 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209075936 |
205014868 |
0 |
0 |
T1 |
384740 |
384126 |
0 |
0 |
T4 |
95823 |
12625 |
0 |
0 |
T5 |
2552 |
2354 |
0 |
0 |
T6 |
37106 |
20058 |
0 |
0 |
T16 |
1511 |
1400 |
0 |
0 |
T17 |
2517 |
2377 |
0 |
0 |
T18 |
3715 |
3561 |
0 |
0 |
T23 |
2264 |
2095 |
0 |
0 |
T24 |
1538 |
1341 |
0 |
0 |
T25 |
1713 |
1601 |
0 |
0 |