Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
492645 |
0 |
0 |
T1 |
2380952 |
2892 |
0 |
0 |
T2 |
1290109 |
1116 |
0 |
0 |
T3 |
255652 |
106 |
0 |
0 |
T4 |
97094 |
140 |
0 |
0 |
T9 |
0 |
1319 |
0 |
0 |
T10 |
0 |
4437 |
0 |
0 |
T11 |
0 |
6591 |
0 |
0 |
T12 |
0 |
256 |
0 |
0 |
T13 |
0 |
2272 |
0 |
0 |
T14 |
0 |
248 |
0 |
0 |
T15 |
0 |
1040 |
0 |
0 |
T16 |
6876 |
0 |
0 |
0 |
T17 |
11850 |
0 |
0 |
0 |
T18 |
15946 |
0 |
0 |
0 |
T19 |
27871 |
0 |
0 |
0 |
T20 |
258530 |
140 |
0 |
0 |
T21 |
11021 |
0 |
0 |
0 |
T22 |
12406 |
0 |
0 |
0 |
T23 |
4433 |
0 |
0 |
0 |
T24 |
2849 |
0 |
0 |
0 |
T25 |
3302 |
0 |
0 |
0 |
T30 |
0 |
170 |
0 |
0 |
T44 |
5974 |
1 |
0 |
0 |
T46 |
7779 |
1 |
0 |
0 |
T48 |
5503 |
2 |
0 |
0 |
T49 |
11293 |
2 |
0 |
0 |
T50 |
8323 |
1 |
0 |
0 |
T51 |
13079 |
3 |
0 |
0 |
T105 |
4354 |
2 |
0 |
0 |
T106 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
492782 |
0 |
0 |
T1 |
1185123 |
2892 |
0 |
0 |
T2 |
493670 |
1116 |
0 |
0 |
T3 |
133884 |
106 |
0 |
0 |
T4 |
117541 |
140 |
0 |
0 |
T9 |
0 |
1319 |
0 |
0 |
T10 |
0 |
4437 |
0 |
0 |
T11 |
0 |
6591 |
0 |
0 |
T12 |
0 |
256 |
0 |
0 |
T13 |
0 |
2272 |
0 |
0 |
T14 |
0 |
248 |
0 |
0 |
T15 |
0 |
1040 |
0 |
0 |
T16 |
4053 |
0 |
0 |
0 |
T17 |
6954 |
0 |
0 |
0 |
T18 |
7784 |
0 |
0 |
0 |
T19 |
2820 |
0 |
0 |
0 |
T20 |
924 |
140 |
0 |
0 |
T21 |
1160 |
0 |
0 |
0 |
T22 |
1284 |
0 |
0 |
0 |
T23 |
5512 |
0 |
0 |
0 |
T24 |
3685 |
0 |
0 |
0 |
T25 |
4195 |
0 |
0 |
0 |
T30 |
0 |
170 |
0 |
0 |
T44 |
2429 |
1 |
0 |
0 |
T46 |
6557 |
1 |
0 |
0 |
T48 |
2321 |
2 |
0 |
0 |
T49 |
4514 |
2 |
0 |
0 |
T50 |
3655 |
1 |
0 |
0 |
T51 |
11944 |
3 |
0 |
0 |
T105 |
8000 |
2 |
0 |
0 |
T106 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 6 | 75.00 |
Logical | 8 | 6 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T44,T46,T48 |
1 | 0 | Covered | T44,T46,T48 |
1 | 1 | Not Covered | |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T44,T46,T48 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T44,T46,T48 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69683759 |
26 |
0 |
0 |
T44 |
5974 |
1 |
0 |
0 |
T46 |
7779 |
2 |
0 |
0 |
T48 |
5503 |
1 |
0 |
0 |
T49 |
11293 |
2 |
0 |
0 |
T106 |
14616 |
2 |
0 |
0 |
T107 |
7010 |
1 |
0 |
0 |
T108 |
4214 |
1 |
0 |
0 |
T109 |
7409 |
1 |
0 |
0 |
T110 |
6758 |
1 |
0 |
0 |
T111 |
9356 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
197948704 |
26 |
0 |
0 |
T44 |
5851 |
1 |
0 |
0 |
T46 |
15240 |
2 |
0 |
0 |
T48 |
5390 |
1 |
0 |
0 |
T49 |
10841 |
2 |
0 |
0 |
T106 |
14616 |
2 |
0 |
0 |
T107 |
28039 |
1 |
0 |
0 |
T108 |
8428 |
1 |
0 |
0 |
T109 |
7486 |
1 |
0 |
0 |
T110 |
6620 |
1 |
0 |
0 |
T111 |
9164 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
197948704 |
12656 |
0 |
0 |
T1 |
365307 |
180 |
0 |
0 |
T2 |
290268 |
56 |
0 |
0 |
T3 |
53372 |
10 |
0 |
0 |
T4 |
91987 |
28 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
193 |
0 |
0 |
T11 |
0 |
302 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
1451 |
0 |
0 |
0 |
T17 |
2417 |
0 |
0 |
0 |
T18 |
3567 |
0 |
0 |
0 |
T20 |
0 |
28 |
0 |
0 |
T23 |
2174 |
0 |
0 |
0 |
T24 |
1476 |
0 |
0 |
0 |
T25 |
1644 |
0 |
0 |
0 |
T30 |
0 |
34 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69683759 |
12656 |
0 |
0 |
T1 |
170080 |
180 |
0 |
0 |
T2 |
172186 |
56 |
0 |
0 |
T3 |
53372 |
10 |
0 |
0 |
T4 |
45996 |
28 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
193 |
0 |
0 |
T11 |
0 |
302 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
1467 |
0 |
0 |
0 |
T17 |
2493 |
0 |
0 |
0 |
T18 |
2490 |
0 |
0 |
0 |
T20 |
0 |
28 |
0 |
0 |
T23 |
2197 |
0 |
0 |
0 |
T24 |
1507 |
0 |
0 |
0 |
T25 |
1696 |
0 |
0 |
0 |
T30 |
0 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
197948704 |
17932 |
0 |
0 |
T1 |
365307 |
184 |
0 |
0 |
T2 |
290268 |
56 |
0 |
0 |
T3 |
53372 |
10 |
0 |
0 |
T4 |
91987 |
56 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
199 |
0 |
0 |
T11 |
0 |
306 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
1451 |
0 |
0 |
0 |
T17 |
2417 |
0 |
0 |
0 |
T18 |
3567 |
0 |
0 |
0 |
T20 |
0 |
56 |
0 |
0 |
T23 |
2174 |
0 |
0 |
0 |
T24 |
1476 |
0 |
0 |
0 |
T25 |
1644 |
0 |
0 |
0 |
T30 |
0 |
68 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69683759 |
17953 |
0 |
0 |
T1 |
170080 |
184 |
0 |
0 |
T2 |
172186 |
56 |
0 |
0 |
T3 |
53372 |
10 |
0 |
0 |
T4 |
45996 |
56 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
199 |
0 |
0 |
T11 |
0 |
306 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
1467 |
0 |
0 |
0 |
T17 |
2493 |
0 |
0 |
0 |
T18 |
2490 |
0 |
0 |
0 |
T20 |
0 |
56 |
0 |
0 |
T23 |
2197 |
0 |
0 |
0 |
T24 |
1507 |
0 |
0 |
0 |
T25 |
1696 |
0 |
0 |
0 |
T30 |
0 |
68 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69683759 |
17915 |
0 |
0 |
T1 |
170080 |
184 |
0 |
0 |
T2 |
172186 |
56 |
0 |
0 |
T3 |
53372 |
10 |
0 |
0 |
T4 |
45996 |
56 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
199 |
0 |
0 |
T11 |
0 |
306 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
1467 |
0 |
0 |
0 |
T17 |
2493 |
0 |
0 |
0 |
T18 |
2490 |
0 |
0 |
0 |
T20 |
0 |
56 |
0 |
0 |
T23 |
2197 |
0 |
0 |
0 |
T24 |
1507 |
0 |
0 |
0 |
T25 |
1696 |
0 |
0 |
0 |
T30 |
0 |
68 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
197948704 |
17941 |
0 |
0 |
T1 |
365307 |
184 |
0 |
0 |
T2 |
290268 |
56 |
0 |
0 |
T3 |
53372 |
10 |
0 |
0 |
T4 |
91987 |
56 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
199 |
0 |
0 |
T11 |
0 |
306 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
1451 |
0 |
0 |
0 |
T17 |
2417 |
0 |
0 |
0 |
T18 |
3567 |
0 |
0 |
0 |
T20 |
0 |
56 |
0 |
0 |
T23 |
2174 |
0 |
0 |
0 |
T24 |
1476 |
0 |
0 |
0 |
T25 |
1644 |
0 |
0 |
0 |
T30 |
0 |
68 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
98149219 |
12656 |
0 |
0 |
T1 |
182603 |
180 |
0 |
0 |
T2 |
144938 |
56 |
0 |
0 |
T3 |
26660 |
10 |
0 |
0 |
T4 |
25549 |
28 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
193 |
0 |
0 |
T11 |
0 |
302 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
699 |
0 |
0 |
0 |
T17 |
1264 |
0 |
0 |
0 |
T18 |
1764 |
0 |
0 |
0 |
T20 |
0 |
28 |
0 |
0 |
T23 |
1118 |
0 |
0 |
0 |
T24 |
671 |
0 |
0 |
0 |
T25 |
803 |
0 |
0 |
0 |
T30 |
0 |
34 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69683759 |
12656 |
0 |
0 |
T1 |
170080 |
180 |
0 |
0 |
T2 |
172186 |
56 |
0 |
0 |
T3 |
53372 |
10 |
0 |
0 |
T4 |
45996 |
28 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
193 |
0 |
0 |
T11 |
0 |
302 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
1467 |
0 |
0 |
0 |
T17 |
2493 |
0 |
0 |
0 |
T18 |
2490 |
0 |
0 |
0 |
T20 |
0 |
28 |
0 |
0 |
T23 |
2197 |
0 |
0 |
0 |
T24 |
1507 |
0 |
0 |
0 |
T25 |
1696 |
0 |
0 |
0 |
T30 |
0 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
98149219 |
18065 |
0 |
0 |
T1 |
182603 |
184 |
0 |
0 |
T2 |
144938 |
56 |
0 |
0 |
T3 |
26660 |
10 |
0 |
0 |
T4 |
25549 |
56 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
199 |
0 |
0 |
T11 |
0 |
306 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
699 |
0 |
0 |
0 |
T17 |
1264 |
0 |
0 |
0 |
T18 |
1764 |
0 |
0 |
0 |
T20 |
0 |
56 |
0 |
0 |
T23 |
1118 |
0 |
0 |
0 |
T24 |
671 |
0 |
0 |
0 |
T25 |
803 |
0 |
0 |
0 |
T30 |
0 |
68 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69683759 |
18090 |
0 |
0 |
T1 |
170080 |
184 |
0 |
0 |
T2 |
172186 |
56 |
0 |
0 |
T3 |
53372 |
10 |
0 |
0 |
T4 |
45996 |
56 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
199 |
0 |
0 |
T11 |
0 |
306 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
1467 |
0 |
0 |
0 |
T17 |
2493 |
0 |
0 |
0 |
T18 |
2490 |
0 |
0 |
0 |
T20 |
0 |
56 |
0 |
0 |
T23 |
2197 |
0 |
0 |
0 |
T24 |
1507 |
0 |
0 |
0 |
T25 |
1696 |
0 |
0 |
0 |
T30 |
0 |
68 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69683759 |
18061 |
0 |
0 |
T1 |
170080 |
184 |
0 |
0 |
T2 |
172186 |
56 |
0 |
0 |
T3 |
53372 |
10 |
0 |
0 |
T4 |
45996 |
56 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
199 |
0 |
0 |
T11 |
0 |
306 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
1467 |
0 |
0 |
0 |
T17 |
2493 |
0 |
0 |
0 |
T18 |
2490 |
0 |
0 |
0 |
T20 |
0 |
56 |
0 |
0 |
T23 |
2197 |
0 |
0 |
0 |
T24 |
1507 |
0 |
0 |
0 |
T25 |
1696 |
0 |
0 |
0 |
T30 |
0 |
68 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
98149219 |
18072 |
0 |
0 |
T1 |
182603 |
184 |
0 |
0 |
T2 |
144938 |
56 |
0 |
0 |
T3 |
26660 |
10 |
0 |
0 |
T4 |
25549 |
56 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
199 |
0 |
0 |
T11 |
0 |
306 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
699 |
0 |
0 |
0 |
T17 |
1264 |
0 |
0 |
0 |
T18 |
1764 |
0 |
0 |
0 |
T20 |
0 |
56 |
0 |
0 |
T23 |
1118 |
0 |
0 |
0 |
T24 |
671 |
0 |
0 |
0 |
T25 |
803 |
0 |
0 |
0 |
T30 |
0 |
68 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
49074244 |
12656 |
0 |
0 |
T1 |
913016 |
180 |
0 |
0 |
T2 |
72468 |
56 |
0 |
0 |
T3 |
13330 |
10 |
0 |
0 |
T4 |
12777 |
28 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
193 |
0 |
0 |
T11 |
0 |
302 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
350 |
0 |
0 |
0 |
T17 |
631 |
0 |
0 |
0 |
T18 |
882 |
0 |
0 |
0 |
T20 |
0 |
28 |
0 |
0 |
T23 |
558 |
0 |
0 |
0 |
T24 |
335 |
0 |
0 |
0 |
T25 |
402 |
0 |
0 |
0 |
T30 |
0 |
34 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69683759 |
12656 |
0 |
0 |
T1 |
170080 |
180 |
0 |
0 |
T2 |
172186 |
56 |
0 |
0 |
T3 |
53372 |
10 |
0 |
0 |
T4 |
45996 |
28 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
193 |
0 |
0 |
T11 |
0 |
302 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
1467 |
0 |
0 |
0 |
T17 |
2493 |
0 |
0 |
0 |
T18 |
2490 |
0 |
0 |
0 |
T20 |
0 |
28 |
0 |
0 |
T23 |
2197 |
0 |
0 |
0 |
T24 |
1507 |
0 |
0 |
0 |
T25 |
1696 |
0 |
0 |
0 |
T30 |
0 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
49074244 |
17975 |
0 |
0 |
T1 |
913016 |
184 |
0 |
0 |
T2 |
72468 |
56 |
0 |
0 |
T3 |
13330 |
10 |
0 |
0 |
T4 |
12777 |
56 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
199 |
0 |
0 |
T11 |
0 |
306 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
350 |
0 |
0 |
0 |
T17 |
631 |
0 |
0 |
0 |
T18 |
882 |
0 |
0 |
0 |
T20 |
0 |
56 |
0 |
0 |
T23 |
558 |
0 |
0 |
0 |
T24 |
335 |
0 |
0 |
0 |
T25 |
402 |
0 |
0 |
0 |
T30 |
0 |
68 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69683759 |
18012 |
0 |
0 |
T1 |
170080 |
184 |
0 |
0 |
T2 |
172186 |
56 |
0 |
0 |
T3 |
53372 |
10 |
0 |
0 |
T4 |
45996 |
56 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
199 |
0 |
0 |
T11 |
0 |
306 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
1467 |
0 |
0 |
0 |
T17 |
2493 |
0 |
0 |
0 |
T18 |
2490 |
0 |
0 |
0 |
T20 |
0 |
56 |
0 |
0 |
T23 |
2197 |
0 |
0 |
0 |
T24 |
1507 |
0 |
0 |
0 |
T25 |
1696 |
0 |
0 |
0 |
T30 |
0 |
68 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69683759 |
17974 |
0 |
0 |
T1 |
170080 |
184 |
0 |
0 |
T2 |
172186 |
56 |
0 |
0 |
T3 |
53372 |
10 |
0 |
0 |
T4 |
45996 |
56 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
199 |
0 |
0 |
T11 |
0 |
306 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
1467 |
0 |
0 |
0 |
T17 |
2493 |
0 |
0 |
0 |
T18 |
2490 |
0 |
0 |
0 |
T20 |
0 |
56 |
0 |
0 |
T23 |
2197 |
0 |
0 |
0 |
T24 |
1507 |
0 |
0 |
0 |
T25 |
1696 |
0 |
0 |
0 |
T30 |
0 |
68 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
49074244 |
17979 |
0 |
0 |
T1 |
913016 |
184 |
0 |
0 |
T2 |
72468 |
56 |
0 |
0 |
T3 |
13330 |
10 |
0 |
0 |
T4 |
12777 |
56 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
199 |
0 |
0 |
T11 |
0 |
306 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
350 |
0 |
0 |
0 |
T17 |
631 |
0 |
0 |
0 |
T18 |
882 |
0 |
0 |
0 |
T20 |
0 |
56 |
0 |
0 |
T23 |
558 |
0 |
0 |
0 |
T24 |
335 |
0 |
0 |
0 |
T25 |
402 |
0 |
0 |
0 |
T30 |
0 |
68 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
211722374 |
12656 |
0 |
0 |
T1 |
384740 |
180 |
0 |
0 |
T2 |
320373 |
56 |
0 |
0 |
T3 |
55598 |
10 |
0 |
0 |
T4 |
95823 |
28 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
193 |
0 |
0 |
T11 |
0 |
302 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
1511 |
0 |
0 |
0 |
T17 |
2517 |
0 |
0 |
0 |
T18 |
3715 |
0 |
0 |
0 |
T20 |
0 |
28 |
0 |
0 |
T23 |
2264 |
0 |
0 |
0 |
T24 |
1538 |
0 |
0 |
0 |
T25 |
1713 |
0 |
0 |
0 |
T30 |
0 |
34 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69683759 |
12656 |
0 |
0 |
T1 |
170080 |
180 |
0 |
0 |
T2 |
172186 |
56 |
0 |
0 |
T3 |
53372 |
10 |
0 |
0 |
T4 |
45996 |
28 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
193 |
0 |
0 |
T11 |
0 |
302 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
1467 |
0 |
0 |
0 |
T17 |
2493 |
0 |
0 |
0 |
T18 |
2490 |
0 |
0 |
0 |
T20 |
0 |
28 |
0 |
0 |
T23 |
2197 |
0 |
0 |
0 |
T24 |
1507 |
0 |
0 |
0 |
T25 |
1696 |
0 |
0 |
0 |
T30 |
0 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
211722374 |
17805 |
0 |
0 |
T1 |
384740 |
184 |
0 |
0 |
T2 |
320373 |
56 |
0 |
0 |
T3 |
55598 |
10 |
0 |
0 |
T4 |
95823 |
56 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
199 |
0 |
0 |
T11 |
0 |
306 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
1511 |
0 |
0 |
0 |
T17 |
2517 |
0 |
0 |
0 |
T18 |
3715 |
0 |
0 |
0 |
T20 |
0 |
56 |
0 |
0 |
T23 |
2264 |
0 |
0 |
0 |
T24 |
1538 |
0 |
0 |
0 |
T25 |
1713 |
0 |
0 |
0 |
T30 |
0 |
68 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69683759 |
17814 |
0 |
0 |
T1 |
170080 |
184 |
0 |
0 |
T2 |
172186 |
56 |
0 |
0 |
T3 |
53372 |
10 |
0 |
0 |
T4 |
45996 |
56 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
199 |
0 |
0 |
T11 |
0 |
306 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
1467 |
0 |
0 |
0 |
T17 |
2493 |
0 |
0 |
0 |
T18 |
2490 |
0 |
0 |
0 |
T20 |
0 |
56 |
0 |
0 |
T23 |
2197 |
0 |
0 |
0 |
T24 |
1507 |
0 |
0 |
0 |
T25 |
1696 |
0 |
0 |
0 |
T30 |
0 |
68 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69683759 |
17792 |
0 |
0 |
T1 |
170080 |
184 |
0 |
0 |
T2 |
172186 |
56 |
0 |
0 |
T3 |
53372 |
10 |
0 |
0 |
T4 |
45996 |
56 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
199 |
0 |
0 |
T11 |
0 |
306 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
1467 |
0 |
0 |
0 |
T17 |
2493 |
0 |
0 |
0 |
T18 |
2490 |
0 |
0 |
0 |
T20 |
0 |
56 |
0 |
0 |
T23 |
2197 |
0 |
0 |
0 |
T24 |
1507 |
0 |
0 |
0 |
T25 |
1696 |
0 |
0 |
0 |
T30 |
0 |
68 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
211722374 |
17808 |
0 |
0 |
T1 |
384740 |
184 |
0 |
0 |
T2 |
320373 |
56 |
0 |
0 |
T3 |
55598 |
10 |
0 |
0 |
T4 |
95823 |
56 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
199 |
0 |
0 |
T11 |
0 |
306 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
1511 |
0 |
0 |
0 |
T17 |
2517 |
0 |
0 |
0 |
T18 |
3715 |
0 |
0 |
0 |
T20 |
0 |
56 |
0 |
0 |
T23 |
2264 |
0 |
0 |
0 |
T24 |
1538 |
0 |
0 |
0 |
T25 |
1713 |
0 |
0 |
0 |
T30 |
0 |
68 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101613296 |
12194 |
0 |
0 |
T1 |
183238 |
180 |
0 |
0 |
T2 |
159541 |
56 |
0 |
0 |
T3 |
26687 |
10 |
0 |
0 |
T4 |
45996 |
14 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
193 |
0 |
0 |
T11 |
0 |
302 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
725 |
0 |
0 |
0 |
T17 |
1208 |
0 |
0 |
0 |
T18 |
1783 |
0 |
0 |
0 |
T20 |
0 |
25 |
0 |
0 |
T23 |
1087 |
0 |
0 |
0 |
T24 |
737 |
0 |
0 |
0 |
T25 |
822 |
0 |
0 |
0 |
T30 |
0 |
22 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69683759 |
12656 |
0 |
0 |
T1 |
170080 |
180 |
0 |
0 |
T2 |
172186 |
56 |
0 |
0 |
T3 |
53372 |
10 |
0 |
0 |
T4 |
45996 |
28 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
193 |
0 |
0 |
T11 |
0 |
302 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
1467 |
0 |
0 |
0 |
T17 |
2493 |
0 |
0 |
0 |
T18 |
2490 |
0 |
0 |
0 |
T20 |
0 |
28 |
0 |
0 |
T23 |
2197 |
0 |
0 |
0 |
T24 |
1507 |
0 |
0 |
0 |
T25 |
1696 |
0 |
0 |
0 |
T30 |
0 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101613296 |
17778 |
0 |
0 |
T1 |
183238 |
184 |
0 |
0 |
T2 |
159541 |
56 |
0 |
0 |
T3 |
26687 |
10 |
0 |
0 |
T4 |
45996 |
53 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
199 |
0 |
0 |
T11 |
0 |
306 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
725 |
0 |
0 |
0 |
T17 |
1208 |
0 |
0 |
0 |
T18 |
1783 |
0 |
0 |
0 |
T20 |
0 |
56 |
0 |
0 |
T23 |
1087 |
0 |
0 |
0 |
T24 |
737 |
0 |
0 |
0 |
T25 |
822 |
0 |
0 |
0 |
T30 |
0 |
68 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69683759 |
17975 |
0 |
0 |
T1 |
170080 |
184 |
0 |
0 |
T2 |
172186 |
56 |
0 |
0 |
T3 |
53372 |
10 |
0 |
0 |
T4 |
45996 |
56 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
199 |
0 |
0 |
T11 |
0 |
306 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
1467 |
0 |
0 |
0 |
T17 |
2493 |
0 |
0 |
0 |
T18 |
2490 |
0 |
0 |
0 |
T20 |
0 |
56 |
0 |
0 |
T23 |
2197 |
0 |
0 |
0 |
T24 |
1507 |
0 |
0 |
0 |
T25 |
1696 |
0 |
0 |
0 |
T30 |
0 |
68 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69683759 |
17632 |
0 |
0 |
T1 |
170080 |
184 |
0 |
0 |
T2 |
172186 |
56 |
0 |
0 |
T3 |
53372 |
10 |
0 |
0 |
T4 |
45996 |
50 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
199 |
0 |
0 |
T11 |
0 |
306 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
1467 |
0 |
0 |
0 |
T17 |
2493 |
0 |
0 |
0 |
T18 |
2490 |
0 |
0 |
0 |
T20 |
0 |
56 |
0 |
0 |
T23 |
2197 |
0 |
0 |
0 |
T24 |
1507 |
0 |
0 |
0 |
T25 |
1696 |
0 |
0 |
0 |
T30 |
0 |
67 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101613296 |
17835 |
0 |
0 |
T1 |
183238 |
184 |
0 |
0 |
T2 |
159541 |
56 |
0 |
0 |
T3 |
26687 |
10 |
0 |
0 |
T4 |
45996 |
56 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
199 |
0 |
0 |
T11 |
0 |
306 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T16 |
725 |
0 |
0 |
0 |
T17 |
1208 |
0 |
0 |
0 |
T18 |
1783 |
0 |
0 |
0 |
T20 |
0 |
56 |
0 |
0 |
T23 |
1087 |
0 |
0 |
0 |
T24 |
737 |
0 |
0 |
0 |
T25 |
822 |
0 |
0 |
0 |
T30 |
0 |
68 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T44,T46,T48 |
1 | 0 | Covered | T44,T46,T48 |
1 | 1 | Covered | T112 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T44,T46,T48 |
1 | 0 | Covered | T112 |
1 | 1 | Covered | T44,T46,T48 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69683759 |
33 |
0 |
0 |
T44 |
5974 |
1 |
0 |
0 |
T46 |
7779 |
3 |
0 |
0 |
T48 |
5503 |
1 |
0 |
0 |
T49 |
11293 |
2 |
0 |
0 |
T106 |
14616 |
2 |
0 |
0 |
T108 |
4214 |
1 |
0 |
0 |
T110 |
6758 |
1 |
0 |
0 |
T111 |
9356 |
2 |
0 |
0 |
T113 |
8412 |
1 |
0 |
0 |
T114 |
7703 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
197948704 |
33 |
0 |
0 |
T44 |
5851 |
1 |
0 |
0 |
T46 |
15240 |
3 |
0 |
0 |
T48 |
5390 |
1 |
0 |
0 |
T49 |
10841 |
2 |
0 |
0 |
T106 |
14616 |
2 |
0 |
0 |
T108 |
8428 |
1 |
0 |
0 |
T110 |
6620 |
1 |
0 |
0 |
T111 |
9164 |
2 |
0 |
0 |
T113 |
8412 |
1 |
0 |
0 |
T114 |
7468 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T44,T46,T50 |
1 | 0 | Covered | T44,T46,T50 |
1 | 1 | Covered | T51,T48,T115 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T44,T46,T50 |
1 | 0 | Covered | T51,T48,T115 |
1 | 1 | Covered | T44,T46,T50 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69683759 |
23 |
0 |
0 |
T44 |
5974 |
1 |
0 |
0 |
T46 |
7779 |
1 |
0 |
0 |
T48 |
5503 |
2 |
0 |
0 |
T49 |
11293 |
2 |
0 |
0 |
T50 |
8323 |
1 |
0 |
0 |
T51 |
13079 |
3 |
0 |
0 |
T105 |
4354 |
2 |
0 |
0 |
T106 |
14616 |
1 |
0 |
0 |
T111 |
9356 |
1 |
0 |
0 |
T115 |
5565 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
98149219 |
23 |
0 |
0 |
T44 |
2429 |
1 |
0 |
0 |
T46 |
6557 |
1 |
0 |
0 |
T48 |
2321 |
2 |
0 |
0 |
T49 |
4514 |
2 |
0 |
0 |
T50 |
3655 |
1 |
0 |
0 |
T51 |
11944 |
3 |
0 |
0 |
T105 |
8000 |
2 |
0 |
0 |
T106 |
6460 |
1 |
0 |
0 |
T111 |
3819 |
1 |
0 |
0 |
T115 |
10273 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T46,T50,T51 |
1 | 0 | Covered | T46,T50,T51 |
1 | 1 | Covered | T105,T115,T116 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T46,T50,T51 |
1 | 0 | Covered | T105,T115,T116 |
1 | 1 | Covered | T46,T50,T51 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69683759 |
29 |
0 |
0 |
T46 |
7779 |
1 |
0 |
0 |
T49 |
11293 |
4 |
0 |
0 |
T50 |
8323 |
1 |
0 |
0 |
T51 |
13079 |
2 |
0 |
0 |
T105 |
4354 |
3 |
0 |
0 |
T111 |
9356 |
1 |
0 |
0 |
T115 |
5565 |
2 |
0 |
0 |
T117 |
9919 |
1 |
0 |
0 |
T118 |
4598 |
2 |
0 |
0 |
T119 |
5012 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
98149219 |
29 |
0 |
0 |
T46 |
6557 |
1 |
0 |
0 |
T49 |
4514 |
4 |
0 |
0 |
T50 |
3655 |
1 |
0 |
0 |
T51 |
11944 |
2 |
0 |
0 |
T105 |
8000 |
3 |
0 |
0 |
T111 |
3819 |
1 |
0 |
0 |
T115 |
10273 |
2 |
0 |
0 |
T117 |
3876 |
1 |
0 |
0 |
T118 |
35882 |
2 |
0 |
0 |
T119 |
8996 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T43,T44,T46 |
1 | 0 | Covered | T43,T44,T46 |
1 | 1 | Covered | T46,T115,T120 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T43,T44,T46 |
1 | 0 | Covered | T46,T115,T120 |
1 | 1 | Covered | T43,T44,T46 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69683759 |
33 |
0 |
0 |
T43 |
8531 |
1 |
0 |
0 |
T44 |
5974 |
1 |
0 |
0 |
T46 |
7779 |
2 |
0 |
0 |
T51 |
13079 |
1 |
0 |
0 |
T53 |
9822 |
1 |
0 |
0 |
T106 |
14616 |
1 |
0 |
0 |
T107 |
7010 |
1 |
0 |
0 |
T109 |
7409 |
2 |
0 |
0 |
T113 |
8412 |
1 |
0 |
0 |
T117 |
9919 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
49074244 |
33 |
0 |
0 |
T43 |
1914 |
1 |
0 |
0 |
T44 |
1215 |
1 |
0 |
0 |
T46 |
3278 |
2 |
0 |
0 |
T51 |
5969 |
1 |
0 |
0 |
T53 |
23265 |
1 |
0 |
0 |
T106 |
3230 |
1 |
0 |
0 |
T107 |
6826 |
1 |
0 |
0 |
T109 |
1547 |
2 |
0 |
0 |
T113 |
1872 |
1 |
0 |
0 |
T117 |
1939 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T43,T44,T45 |
1 | 0 | Covered | T43,T44,T45 |
1 | 1 | Covered | T44,T46,T115 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T43,T44,T45 |
1 | 0 | Covered | T44,T46,T115 |
1 | 1 | Covered | T43,T44,T45 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69683759 |
35 |
0 |
0 |
T43 |
8531 |
1 |
0 |
0 |
T44 |
5974 |
2 |
0 |
0 |
T45 |
8034 |
1 |
0 |
0 |
T46 |
7779 |
2 |
0 |
0 |
T47 |
14046 |
1 |
0 |
0 |
T53 |
9822 |
1 |
0 |
0 |
T105 |
4354 |
1 |
0 |
0 |
T106 |
14616 |
1 |
0 |
0 |
T109 |
7409 |
2 |
0 |
0 |
T113 |
8412 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
49074244 |
35 |
0 |
0 |
T43 |
1914 |
1 |
0 |
0 |
T44 |
1215 |
2 |
0 |
0 |
T45 |
1654 |
1 |
0 |
0 |
T46 |
3278 |
2 |
0 |
0 |
T47 |
3091 |
1 |
0 |
0 |
T53 |
23265 |
1 |
0 |
0 |
T105 |
3998 |
1 |
0 |
0 |
T106 |
3230 |
1 |
0 |
0 |
T109 |
1547 |
2 |
0 |
0 |
T113 |
1872 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T44,T51,T49 |
1 | 0 | Covered | T44,T51,T49 |
1 | 1 | Covered | T117,T121,T122 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T44,T51,T49 |
1 | 0 | Covered | T117,T121,T122 |
1 | 1 | Covered | T44,T51,T49 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69683759 |
21 |
0 |
0 |
T44 |
5974 |
1 |
0 |
0 |
T49 |
11293 |
1 |
0 |
0 |
T51 |
13079 |
2 |
0 |
0 |
T111 |
9356 |
1 |
0 |
0 |
T113 |
8412 |
1 |
0 |
0 |
T117 |
9919 |
3 |
0 |
0 |
T118 |
4598 |
2 |
0 |
0 |
T121 |
7036 |
2 |
0 |
0 |
T122 |
2663 |
2 |
0 |
0 |
T123 |
6831 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
211722374 |
21 |
0 |
0 |
T44 |
6096 |
1 |
0 |
0 |
T49 |
11293 |
1 |
0 |
0 |
T51 |
26693 |
2 |
0 |
0 |
T111 |
9547 |
1 |
0 |
0 |
T113 |
8763 |
1 |
0 |
0 |
T117 |
10121 |
3 |
0 |
0 |
T118 |
76647 |
2 |
0 |
0 |
T121 |
39092 |
2 |
0 |
0 |
T122 |
9183 |
2 |
0 |
0 |
T123 |
6970 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T51,T49,T53 |
1 | 0 | Covered | T51,T49,T53 |
1 | 1 | Covered | T117,T121,T122 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T51,T49,T53 |
1 | 0 | Covered | T117,T121,T122 |
1 | 1 | Covered | T51,T49,T53 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69683759 |
18 |
0 |
0 |
T49 |
11293 |
1 |
0 |
0 |
T51 |
13079 |
2 |
0 |
0 |
T53 |
9822 |
1 |
0 |
0 |
T111 |
9356 |
1 |
0 |
0 |
T112 |
4418 |
1 |
0 |
0 |
T117 |
9919 |
2 |
0 |
0 |
T118 |
4598 |
2 |
0 |
0 |
T121 |
7036 |
2 |
0 |
0 |
T122 |
2663 |
2 |
0 |
0 |
T124 |
11710 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
211722374 |
18 |
0 |
0 |
T49 |
11293 |
1 |
0 |
0 |
T51 |
26693 |
2 |
0 |
0 |
T53 |
98228 |
1 |
0 |
0 |
T111 |
9547 |
1 |
0 |
0 |
T112 |
9018 |
1 |
0 |
0 |
T117 |
10121 |
2 |
0 |
0 |
T118 |
76647 |
2 |
0 |
0 |
T121 |
39092 |
2 |
0 |
0 |
T122 |
9183 |
2 |
0 |
0 |
T124 |
146386 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T43,T47,T52 |
1 | 0 | Covered | T43,T47,T52 |
1 | 1 | Covered | T51,T116,T125 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T43,T47,T52 |
1 | 0 | Covered | T51,T116,T125 |
1 | 1 | Covered | T43,T47,T52 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69683759 |
25 |
0 |
0 |
T43 |
8531 |
1 |
0 |
0 |
T47 |
14046 |
1 |
0 |
0 |
T49 |
11293 |
2 |
0 |
0 |
T51 |
13079 |
3 |
0 |
0 |
T52 |
9091 |
1 |
0 |
0 |
T105 |
4354 |
1 |
0 |
0 |
T108 |
4214 |
1 |
0 |
0 |
T113 |
8412 |
1 |
0 |
0 |
T117 |
9919 |
1 |
0 |
0 |
T126 |
5842 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101613296 |
25 |
0 |
0 |
T43 |
4179 |
1 |
0 |
0 |
T47 |
6950 |
1 |
0 |
0 |
T49 |
5421 |
2 |
0 |
0 |
T51 |
12812 |
3 |
0 |
0 |
T52 |
4452 |
1 |
0 |
0 |
T105 |
8359 |
1 |
0 |
0 |
T108 |
4214 |
1 |
0 |
0 |
T113 |
4206 |
1 |
0 |
0 |
T117 |
4857 |
1 |
0 |
0 |
T126 |
11217 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T43,T47,T52 |
1 | 0 | Covered | T43,T47,T52 |
1 | 1 | Covered | T47,T51,T117 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T43,T47,T52 |
1 | 0 | Covered | T47,T51,T117 |
1 | 1 | Covered | T43,T47,T52 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69683759 |
36 |
0 |
0 |
T43 |
8531 |
1 |
0 |
0 |
T47 |
14046 |
2 |
0 |
0 |
T49 |
11293 |
2 |
0 |
0 |
T51 |
13079 |
3 |
0 |
0 |
T52 |
9091 |
1 |
0 |
0 |
T105 |
4354 |
1 |
0 |
0 |
T108 |
4214 |
1 |
0 |
0 |
T111 |
9356 |
2 |
0 |
0 |
T113 |
8412 |
1 |
0 |
0 |
T117 |
9919 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101613296 |
36 |
0 |
0 |
T43 |
4179 |
1 |
0 |
0 |
T47 |
6950 |
2 |
0 |
0 |
T49 |
5421 |
2 |
0 |
0 |
T51 |
12812 |
3 |
0 |
0 |
T52 |
4452 |
1 |
0 |
0 |
T105 |
8359 |
1 |
0 |
0 |
T108 |
4214 |
1 |
0 |
0 |
T111 |
4583 |
2 |
0 |
0 |
T113 |
4206 |
1 |
0 |
0 |
T117 |
4857 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
195408231 |
46982 |
0 |
0 |
T1 |
365307 |
565 |
0 |
0 |
T2 |
290268 |
228 |
0 |
0 |
T3 |
53372 |
19 |
0 |
0 |
T9 |
0 |
265 |
0 |
0 |
T10 |
0 |
890 |
0 |
0 |
T11 |
0 |
1487 |
0 |
0 |
T12 |
0 |
49 |
0 |
0 |
T13 |
0 |
523 |
0 |
0 |
T14 |
0 |
62 |
0 |
0 |
T15 |
0 |
236 |
0 |
0 |
T16 |
1451 |
0 |
0 |
0 |
T17 |
2417 |
0 |
0 |
0 |
T18 |
3567 |
0 |
0 |
0 |
T19 |
9681 |
0 |
0 |
0 |
T20 |
102024 |
0 |
0 |
0 |
T21 |
3980 |
0 |
0 |
0 |
T22 |
4403 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8077950 |
46690 |
0 |
0 |
T1 |
165569 |
565 |
0 |
0 |
T2 |
1081 |
228 |
0 |
0 |
T3 |
120 |
19 |
0 |
0 |
T9 |
0 |
265 |
0 |
0 |
T10 |
0 |
890 |
0 |
0 |
T11 |
0 |
1487 |
0 |
0 |
T12 |
0 |
49 |
0 |
0 |
T13 |
0 |
523 |
0 |
0 |
T14 |
0 |
62 |
0 |
0 |
T15 |
0 |
236 |
0 |
0 |
T16 |
105 |
0 |
0 |
0 |
T17 |
176 |
0 |
0 |
0 |
T18 |
260 |
0 |
0 |
0 |
T19 |
705 |
0 |
0 |
0 |
T20 |
231 |
0 |
0 |
0 |
T21 |
290 |
0 |
0 |
0 |
T22 |
321 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96924187 |
46533 |
0 |
0 |
T1 |
182603 |
565 |
0 |
0 |
T2 |
144938 |
228 |
0 |
0 |
T3 |
26660 |
19 |
0 |
0 |
T9 |
0 |
265 |
0 |
0 |
T10 |
0 |
890 |
0 |
0 |
T11 |
0 |
1422 |
0 |
0 |
T12 |
0 |
49 |
0 |
0 |
T13 |
0 |
523 |
0 |
0 |
T14 |
0 |
62 |
0 |
0 |
T15 |
0 |
236 |
0 |
0 |
T16 |
699 |
0 |
0 |
0 |
T17 |
1264 |
0 |
0 |
0 |
T18 |
1764 |
0 |
0 |
0 |
T19 |
5405 |
0 |
0 |
0 |
T20 |
33484 |
0 |
0 |
0 |
T21 |
1930 |
0 |
0 |
0 |
T22 |
2278 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8077950 |
46241 |
0 |
0 |
T1 |
165569 |
565 |
0 |
0 |
T2 |
1081 |
228 |
0 |
0 |
T3 |
120 |
19 |
0 |
0 |
T9 |
0 |
265 |
0 |
0 |
T10 |
0 |
890 |
0 |
0 |
T11 |
0 |
1422 |
0 |
0 |
T12 |
0 |
49 |
0 |
0 |
T13 |
0 |
523 |
0 |
0 |
T14 |
0 |
62 |
0 |
0 |
T15 |
0 |
236 |
0 |
0 |
T16 |
105 |
0 |
0 |
0 |
T17 |
176 |
0 |
0 |
0 |
T18 |
260 |
0 |
0 |
0 |
T19 |
705 |
0 |
0 |
0 |
T20 |
231 |
0 |
0 |
0 |
T21 |
290 |
0 |
0 |
0 |
T22 |
321 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
48461731 |
45891 |
0 |
0 |
T1 |
913016 |
565 |
0 |
0 |
T2 |
72468 |
228 |
0 |
0 |
T3 |
13330 |
19 |
0 |
0 |
T9 |
0 |
265 |
0 |
0 |
T10 |
0 |
890 |
0 |
0 |
T11 |
0 |
1359 |
0 |
0 |
T12 |
0 |
49 |
0 |
0 |
T13 |
0 |
523 |
0 |
0 |
T14 |
0 |
62 |
0 |
0 |
T15 |
0 |
236 |
0 |
0 |
T16 |
350 |
0 |
0 |
0 |
T17 |
631 |
0 |
0 |
0 |
T18 |
882 |
0 |
0 |
0 |
T19 |
2701 |
0 |
0 |
0 |
T20 |
16743 |
0 |
0 |
0 |
T21 |
965 |
0 |
0 |
0 |
T22 |
1139 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8077950 |
45600 |
0 |
0 |
T1 |
165569 |
565 |
0 |
0 |
T2 |
1081 |
228 |
0 |
0 |
T3 |
120 |
19 |
0 |
0 |
T9 |
0 |
265 |
0 |
0 |
T10 |
0 |
890 |
0 |
0 |
T11 |
0 |
1359 |
0 |
0 |
T12 |
0 |
49 |
0 |
0 |
T13 |
0 |
523 |
0 |
0 |
T14 |
0 |
62 |
0 |
0 |
T15 |
0 |
236 |
0 |
0 |
T16 |
105 |
0 |
0 |
0 |
T17 |
176 |
0 |
0 |
0 |
T18 |
260 |
0 |
0 |
0 |
T19 |
705 |
0 |
0 |
0 |
T20 |
231 |
0 |
0 |
0 |
T21 |
290 |
0 |
0 |
0 |
T22 |
321 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209075936 |
56039 |
0 |
0 |
T1 |
384740 |
649 |
0 |
0 |
T2 |
320373 |
264 |
0 |
0 |
T3 |
55598 |
19 |
0 |
0 |
T9 |
0 |
338 |
0 |
0 |
T10 |
0 |
1176 |
0 |
0 |
T11 |
0 |
1409 |
0 |
0 |
T12 |
0 |
49 |
0 |
0 |
T13 |
0 |
703 |
0 |
0 |
T14 |
0 |
62 |
0 |
0 |
T15 |
0 |
332 |
0 |
0 |
T16 |
1511 |
0 |
0 |
0 |
T17 |
2517 |
0 |
0 |
0 |
T18 |
3715 |
0 |
0 |
0 |
T19 |
10084 |
0 |
0 |
0 |
T20 |
106279 |
0 |
0 |
0 |
T21 |
4146 |
0 |
0 |
0 |
T22 |
4586 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8138095 |
56039 |
0 |
0 |
T1 |
165653 |
649 |
0 |
0 |
T2 |
1117 |
264 |
0 |
0 |
T3 |
120 |
19 |
0 |
0 |
T9 |
0 |
338 |
0 |
0 |
T10 |
0 |
1176 |
0 |
0 |
T11 |
0 |
1409 |
0 |
0 |
T12 |
0 |
49 |
0 |
0 |
T13 |
0 |
703 |
0 |
0 |
T14 |
0 |
62 |
0 |
0 |
T15 |
0 |
332 |
0 |
0 |
T16 |
105 |
0 |
0 |
0 |
T17 |
176 |
0 |
0 |
0 |
T18 |
260 |
0 |
0 |
0 |
T19 |
705 |
0 |
0 |
0 |
T20 |
231 |
0 |
0 |
0 |
T21 |
290 |
0 |
0 |
0 |
T22 |
321 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
100343035 |
55174 |
0 |
0 |
T1 |
183238 |
589 |
0 |
0 |
T2 |
159541 |
288 |
0 |
0 |
T3 |
26687 |
19 |
0 |
0 |
T9 |
0 |
298 |
0 |
0 |
T10 |
0 |
1123 |
0 |
0 |
T11 |
0 |
1384 |
0 |
0 |
T12 |
0 |
51 |
0 |
0 |
T13 |
0 |
655 |
0 |
0 |
T14 |
0 |
62 |
0 |
0 |
T15 |
0 |
319 |
0 |
0 |
T16 |
725 |
0 |
0 |
0 |
T17 |
1208 |
0 |
0 |
0 |
T18 |
1783 |
0 |
0 |
0 |
T19 |
4840 |
0 |
0 |
0 |
T20 |
51015 |
0 |
0 |
0 |
T21 |
1990 |
0 |
0 |
0 |
T22 |
2201 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8138035 |
55174 |
0 |
0 |
T1 |
165593 |
589 |
0 |
0 |
T2 |
1141 |
288 |
0 |
0 |
T3 |
120 |
19 |
0 |
0 |
T9 |
0 |
298 |
0 |
0 |
T10 |
0 |
1123 |
0 |
0 |
T11 |
0 |
1384 |
0 |
0 |
T12 |
0 |
51 |
0 |
0 |
T13 |
0 |
655 |
0 |
0 |
T14 |
0 |
62 |
0 |
0 |
T15 |
0 |
319 |
0 |
0 |
T16 |
105 |
0 |
0 |
0 |
T17 |
176 |
0 |
0 |
0 |
T18 |
260 |
0 |
0 |
0 |
T19 |
705 |
0 |
0 |
0 |
T20 |
231 |
0 |
0 |
0 |
T21 |
290 |
0 |
0 |
0 |
T22 |
321 |
0 |
0 |
0 |