Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T23,T1
10CoveredT23,T1,T17
11CoveredT23,T1,T17

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 195408662 2594 0 0
g_div2.Div2Whole_A 195408662 3084 0 0
g_div4.Div4Stepped_A 96924571 2553 0 0
g_div4.Div4Whole_A 96924571 2936 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 195408662 2594 0 0
T1 365307 26 0 0
T2 290268 0 0 0
T3 53373 0 0 0
T9 0 16 0 0
T10 0 20 0 0
T16 1452 0 0 0
T17 2417 3 0 0
T18 3567 0 0 0
T19 9682 7 0 0
T22 0 1 0 0
T23 2175 1 0 0
T24 1477 0 0 0
T25 1645 0 0 0
T98 0 1 0 0
T100 0 10 0 0
T101 0 4 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 195408662 3084 0 0
T1 365307 34 0 0
T2 290268 0 0 0
T3 53373 0 0 0
T9 0 16 0 0
T16 1452 0 0 0
T17 2417 7 0 0
T18 3567 0 0 0
T19 9682 7 0 0
T22 0 3 0 0
T23 2175 7 0 0
T24 1477 0 0 0
T25 1645 0 0 0
T98 0 1 0 0
T99 0 2 0 0
T100 0 11 0 0
T101 0 4 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 96924571 2553 0 0
T1 182603 25 0 0
T2 144939 0 0 0
T3 26660 0 0 0
T9 0 16 0 0
T10 0 20 0 0
T16 700 0 0 0
T17 1265 3 0 0
T18 1765 0 0 0
T19 5405 7 0 0
T22 0 1 0 0
T23 1118 1 0 0
T24 671 0 0 0
T25 804 0 0 0
T98 0 1 0 0
T100 0 10 0 0
T101 0 4 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 96924571 2936 0 0
T1 182603 34 0 0
T2 144939 0 0 0
T3 26660 0 0 0
T9 0 16 0 0
T16 700 0 0 0
T17 1265 7 0 0
T18 1765 0 0 0
T19 5405 7 0 0
T22 0 3 0 0
T23 1118 7 0 0
T24 671 0 0 0
T25 804 0 0 0
T98 0 1 0 0
T99 0 2 0 0
T100 0 11 0 0
T101 0 3 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T23,T1
10CoveredT23,T1,T17
11CoveredT23,T1,T17

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 195408662 2594 0 0
g_div2.Div2Whole_A 195408662 3084 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 195408662 2594 0 0
T1 365307 26 0 0
T2 290268 0 0 0
T3 53373 0 0 0
T9 0 16 0 0
T10 0 20 0 0
T16 1452 0 0 0
T17 2417 3 0 0
T18 3567 0 0 0
T19 9682 7 0 0
T22 0 1 0 0
T23 2175 1 0 0
T24 1477 0 0 0
T25 1645 0 0 0
T98 0 1 0 0
T100 0 10 0 0
T101 0 4 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 195408662 3084 0 0
T1 365307 34 0 0
T2 290268 0 0 0
T3 53373 0 0 0
T9 0 16 0 0
T16 1452 0 0 0
T17 2417 7 0 0
T18 3567 0 0 0
T19 9682 7 0 0
T22 0 3 0 0
T23 2175 7 0 0
T24 1477 0 0 0
T25 1645 0 0 0
T98 0 1 0 0
T99 0 2 0 0
T100 0 11 0 0
T101 0 4 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T23,T1
10CoveredT23,T1,T17
11CoveredT23,T1,T17

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 96924571 2553 0 0
g_div4.Div4Whole_A 96924571 2936 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 96924571 2553 0 0
T1 182603 25 0 0
T2 144939 0 0 0
T3 26660 0 0 0
T9 0 16 0 0
T10 0 20 0 0
T16 700 0 0 0
T17 1265 3 0 0
T18 1765 0 0 0
T19 5405 7 0 0
T22 0 1 0 0
T23 1118 1 0 0
T24 671 0 0 0
T25 804 0 0 0
T98 0 1 0 0
T100 0 10 0 0
T101 0 4 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 96924571 2936 0 0
T1 182603 34 0 0
T2 144939 0 0 0
T3 26660 0 0 0
T9 0 16 0 0
T16 700 0 0 0
T17 1265 7 0 0
T18 1765 0 0 0
T19 5405 7 0 0
T22 0 3 0 0
T23 1118 7 0 0
T24 671 0 0 0
T25 804 0 0 0
T98 0 1 0 0
T99 0 2 0 0
T100 0 11 0 0
T101 0 3 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%