Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21560 |
21560 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T15 |
28 |
28 |
0 |
0 |
T16 |
28 |
28 |
0 |
0 |
T17 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
T19 |
28 |
28 |
0 |
0 |
T20 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1931875 |
1929626 |
0 |
0 |
T4 |
3539345 |
3535606 |
0 |
0 |
T5 |
88525 |
85457 |
0 |
0 |
T6 |
99252 |
95631 |
0 |
0 |
T15 |
43596 |
39122 |
0 |
0 |
T16 |
64259 |
62024 |
0 |
0 |
T17 |
37967 |
33935 |
0 |
0 |
T18 |
172446 |
170875 |
0 |
0 |
T19 |
53641 |
52273 |
0 |
0 |
T20 |
270868 |
268452 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420282360 |
410032188 |
0 |
13860 |
T1 |
85734 |
85596 |
0 |
18 |
T4 |
855222 |
854298 |
0 |
18 |
T5 |
9024 |
8646 |
0 |
18 |
T6 |
15186 |
14562 |
0 |
18 |
T15 |
10032 |
8916 |
0 |
18 |
T16 |
14484 |
13908 |
0 |
18 |
T17 |
5808 |
5100 |
0 |
18 |
T18 |
17574 |
17382 |
0 |
18 |
T19 |
5052 |
4896 |
0 |
18 |
T20 |
6318 |
6234 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1362130718 |
1340598637 |
0 |
16170 |
T1 |
737338 |
736299 |
0 |
21 |
T4 |
918154 |
917063 |
0 |
21 |
T5 |
30644 |
29382 |
0 |
21 |
T6 |
31216 |
29941 |
0 |
21 |
T15 |
11638 |
10343 |
0 |
21 |
T16 |
17302 |
16614 |
0 |
21 |
T17 |
11931 |
10490 |
0 |
21 |
T18 |
59669 |
59038 |
0 |
21 |
T19 |
18820 |
18267 |
0 |
21 |
T20 |
106658 |
105494 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1362130718 |
121666 |
0 |
0 |
T1 |
571584 |
4 |
0 |
0 |
T2 |
1543166 |
289 |
0 |
0 |
T4 |
533776 |
4 |
0 |
0 |
T5 |
22288 |
76 |
0 |
0 |
T6 |
21092 |
237 |
0 |
0 |
T15 |
6688 |
12 |
0 |
0 |
T16 |
10060 |
115 |
0 |
0 |
T17 |
11931 |
20 |
0 |
0 |
T18 |
59669 |
230 |
0 |
0 |
T19 |
18820 |
20 |
0 |
0 |
T20 |
106658 |
71 |
0 |
0 |
T21 |
4543 |
30 |
0 |
0 |
T22 |
8030 |
24 |
0 |
0 |
T25 |
81696 |
21 |
0 |
0 |
T26 |
4385 |
0 |
0 |
0 |
T27 |
11713 |
192 |
0 |
0 |
T30 |
0 |
37 |
0 |
0 |
T31 |
0 |
97 |
0 |
0 |
T35 |
0 |
45 |
0 |
0 |
T123 |
0 |
43 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1108803 |
1107692 |
0 |
0 |
T4 |
1765969 |
1764206 |
0 |
0 |
T5 |
48857 |
47390 |
0 |
0 |
T6 |
52850 |
51089 |
0 |
0 |
T15 |
21926 |
19824 |
0 |
0 |
T16 |
32473 |
31463 |
0 |
0 |
T17 |
20228 |
18306 |
0 |
0 |
T18 |
95203 |
94416 |
0 |
0 |
T19 |
29769 |
29071 |
0 |
0 |
T20 |
157892 |
156685 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T17,T20,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T17,T20,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T17,T20,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T17,T20,T21 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T17,T20,T21 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T17,T20,T21 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T17,T20,T21 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T17,T20,T21 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
232233566 |
228748295 |
0 |
0 |
T1 |
137176 |
136986 |
0 |
0 |
T4 |
99304 |
99156 |
0 |
0 |
T5 |
5348 |
5131 |
0 |
0 |
T6 |
5062 |
4858 |
0 |
0 |
T15 |
1606 |
1430 |
0 |
0 |
T16 |
2414 |
2321 |
0 |
0 |
T17 |
1935 |
1705 |
0 |
0 |
T18 |
10415 |
10307 |
0 |
0 |
T19 |
3320 |
3226 |
0 |
0 |
T20 |
20236 |
20019 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
232233566 |
228741845 |
0 |
2310 |
T1 |
137176 |
136983 |
0 |
3 |
T4 |
99304 |
99153 |
0 |
3 |
T5 |
5348 |
5128 |
0 |
3 |
T6 |
5062 |
4855 |
0 |
3 |
T15 |
1606 |
1427 |
0 |
3 |
T16 |
2414 |
2318 |
0 |
3 |
T17 |
1935 |
1702 |
0 |
3 |
T18 |
10415 |
10304 |
0 |
3 |
T19 |
3320 |
3223 |
0 |
3 |
T20 |
20236 |
20016 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
232233566 |
17912 |
0 |
0 |
T2 |
731606 |
125 |
0 |
0 |
T17 |
1935 |
3 |
0 |
0 |
T18 |
10415 |
0 |
0 |
0 |
T19 |
3320 |
0 |
0 |
0 |
T20 |
20236 |
17 |
0 |
0 |
T21 |
1493 |
13 |
0 |
0 |
T22 |
6218 |
9 |
0 |
0 |
T25 |
33804 |
8 |
0 |
0 |
T26 |
1441 |
0 |
0 |
0 |
T27 |
7703 |
113 |
0 |
0 |
T30 |
0 |
17 |
0 |
0 |
T31 |
0 |
47 |
0 |
0 |
T35 |
0 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
68345351 |
0 |
0 |
T1 |
14289 |
14269 |
0 |
0 |
T4 |
142537 |
142386 |
0 |
0 |
T5 |
1504 |
1444 |
0 |
0 |
T6 |
2531 |
2430 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2414 |
2321 |
0 |
0 |
T17 |
968 |
853 |
0 |
0 |
T18 |
2929 |
2900 |
0 |
0 |
T19 |
842 |
819 |
0 |
0 |
T20 |
1053 |
1042 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
68345351 |
0 |
0 |
T1 |
14289 |
14269 |
0 |
0 |
T4 |
142537 |
142386 |
0 |
0 |
T5 |
1504 |
1444 |
0 |
0 |
T6 |
2531 |
2430 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2414 |
2321 |
0 |
0 |
T17 |
968 |
853 |
0 |
0 |
T18 |
2929 |
2900 |
0 |
0 |
T19 |
842 |
819 |
0 |
0 |
T20 |
1053 |
1042 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
68345351 |
0 |
0 |
T1 |
14289 |
14269 |
0 |
0 |
T4 |
142537 |
142386 |
0 |
0 |
T5 |
1504 |
1444 |
0 |
0 |
T6 |
2531 |
2430 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2414 |
2321 |
0 |
0 |
T17 |
968 |
853 |
0 |
0 |
T18 |
2929 |
2900 |
0 |
0 |
T19 |
842 |
819 |
0 |
0 |
T20 |
1053 |
1042 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
68345351 |
0 |
0 |
T1 |
14289 |
14269 |
0 |
0 |
T4 |
142537 |
142386 |
0 |
0 |
T5 |
1504 |
1444 |
0 |
0 |
T6 |
2531 |
2430 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2414 |
2321 |
0 |
0 |
T17 |
968 |
853 |
0 |
0 |
T18 |
2929 |
2900 |
0 |
0 |
T19 |
842 |
819 |
0 |
0 |
T20 |
1053 |
1042 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T17,T20,T22 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T17,T20,T22 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T17,T20,T22 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T17,T20,T22 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T17,T20,T22 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T17,T20,T22 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T17,T20,T22 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T17,T20,T22 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
68345351 |
0 |
0 |
T1 |
14289 |
14269 |
0 |
0 |
T4 |
142537 |
142386 |
0 |
0 |
T5 |
1504 |
1444 |
0 |
0 |
T6 |
2531 |
2430 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2414 |
2321 |
0 |
0 |
T17 |
968 |
853 |
0 |
0 |
T18 |
2929 |
2900 |
0 |
0 |
T19 |
842 |
819 |
0 |
0 |
T20 |
1053 |
1042 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
68338698 |
0 |
2310 |
T1 |
14289 |
14266 |
0 |
3 |
T4 |
142537 |
142383 |
0 |
3 |
T5 |
1504 |
1441 |
0 |
3 |
T6 |
2531 |
2427 |
0 |
3 |
T15 |
1672 |
1486 |
0 |
3 |
T16 |
2414 |
2318 |
0 |
3 |
T17 |
968 |
850 |
0 |
3 |
T18 |
2929 |
2897 |
0 |
3 |
T19 |
842 |
816 |
0 |
3 |
T20 |
1053 |
1039 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
10780 |
0 |
0 |
T2 |
405780 |
78 |
0 |
0 |
T17 |
968 |
4 |
0 |
0 |
T18 |
2929 |
0 |
0 |
0 |
T19 |
842 |
0 |
0 |
0 |
T20 |
1053 |
14 |
0 |
0 |
T21 |
1525 |
0 |
0 |
0 |
T22 |
906 |
5 |
0 |
0 |
T25 |
23946 |
8 |
0 |
0 |
T26 |
1472 |
0 |
0 |
0 |
T27 |
2005 |
40 |
0 |
0 |
T30 |
0 |
10 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T35 |
0 |
17 |
0 |
0 |
T123 |
0 |
43 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T17,T20,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T17,T20,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T17,T20,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T17,T20,T21 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T17,T20,T21 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T17,T20,T21 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T17,T20,T21 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T17,T20,T21 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
68345351 |
0 |
0 |
T1 |
14289 |
14269 |
0 |
0 |
T4 |
142537 |
142386 |
0 |
0 |
T5 |
1504 |
1444 |
0 |
0 |
T6 |
2531 |
2430 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2414 |
2321 |
0 |
0 |
T17 |
968 |
853 |
0 |
0 |
T18 |
2929 |
2900 |
0 |
0 |
T19 |
842 |
819 |
0 |
0 |
T20 |
1053 |
1042 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
68338698 |
0 |
2310 |
T1 |
14289 |
14266 |
0 |
3 |
T4 |
142537 |
142383 |
0 |
3 |
T5 |
1504 |
1441 |
0 |
3 |
T6 |
2531 |
2427 |
0 |
3 |
T15 |
1672 |
1486 |
0 |
3 |
T16 |
2414 |
2318 |
0 |
3 |
T17 |
968 |
850 |
0 |
3 |
T18 |
2929 |
2897 |
0 |
3 |
T19 |
842 |
816 |
0 |
3 |
T20 |
1053 |
1039 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
12320 |
0 |
0 |
T2 |
405780 |
86 |
0 |
0 |
T17 |
968 |
3 |
0 |
0 |
T18 |
2929 |
0 |
0 |
0 |
T19 |
842 |
0 |
0 |
0 |
T20 |
1053 |
8 |
0 |
0 |
T21 |
1525 |
17 |
0 |
0 |
T22 |
906 |
10 |
0 |
0 |
T25 |
23946 |
5 |
0 |
0 |
T26 |
1472 |
0 |
0 |
0 |
T27 |
2005 |
39 |
0 |
0 |
T30 |
0 |
10 |
0 |
0 |
T31 |
0 |
47 |
0 |
0 |
T35 |
0 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
247450758 |
245648753 |
0 |
0 |
T1 |
142896 |
142813 |
0 |
0 |
T4 |
133444 |
133347 |
0 |
0 |
T5 |
5572 |
5489 |
0 |
0 |
T6 |
5273 |
5147 |
0 |
0 |
T15 |
1672 |
1560 |
0 |
0 |
T16 |
2515 |
2489 |
0 |
0 |
T17 |
2015 |
1904 |
0 |
0 |
T18 |
10849 |
10780 |
0 |
0 |
T19 |
3454 |
3385 |
0 |
0 |
T20 |
21079 |
20982 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
247450758 |
245648753 |
0 |
0 |
T1 |
142896 |
142813 |
0 |
0 |
T4 |
133444 |
133347 |
0 |
0 |
T5 |
5572 |
5489 |
0 |
0 |
T6 |
5273 |
5147 |
0 |
0 |
T15 |
1672 |
1560 |
0 |
0 |
T16 |
2515 |
2489 |
0 |
0 |
T17 |
2015 |
1904 |
0 |
0 |
T18 |
10849 |
10780 |
0 |
0 |
T19 |
3454 |
3385 |
0 |
0 |
T20 |
21079 |
20982 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
232233566 |
230504538 |
0 |
0 |
T1 |
137176 |
137096 |
0 |
0 |
T4 |
99304 |
99211 |
0 |
0 |
T5 |
5348 |
5268 |
0 |
0 |
T6 |
5062 |
4941 |
0 |
0 |
T15 |
1606 |
1499 |
0 |
0 |
T16 |
2414 |
2389 |
0 |
0 |
T17 |
1935 |
1828 |
0 |
0 |
T18 |
10415 |
10348 |
0 |
0 |
T19 |
3320 |
3254 |
0 |
0 |
T20 |
20236 |
20142 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
232233566 |
230504538 |
0 |
0 |
T1 |
137176 |
137096 |
0 |
0 |
T4 |
99304 |
99211 |
0 |
0 |
T5 |
5348 |
5268 |
0 |
0 |
T6 |
5062 |
4941 |
0 |
0 |
T15 |
1606 |
1499 |
0 |
0 |
T16 |
2414 |
2389 |
0 |
0 |
T17 |
1935 |
1828 |
0 |
0 |
T18 |
10415 |
10348 |
0 |
0 |
T19 |
3320 |
3254 |
0 |
0 |
T20 |
20236 |
20142 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115428507 |
115428507 |
0 |
0 |
T1 |
68548 |
68548 |
0 |
0 |
T4 |
49606 |
49606 |
0 |
0 |
T5 |
2634 |
2634 |
0 |
0 |
T6 |
2471 |
2471 |
0 |
0 |
T15 |
750 |
750 |
0 |
0 |
T16 |
1195 |
1195 |
0 |
0 |
T17 |
961 |
961 |
0 |
0 |
T18 |
5174 |
5174 |
0 |
0 |
T19 |
1627 |
1627 |
0 |
0 |
T20 |
10550 |
10550 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115428507 |
115428507 |
0 |
0 |
T1 |
68548 |
68548 |
0 |
0 |
T4 |
49606 |
49606 |
0 |
0 |
T5 |
2634 |
2634 |
0 |
0 |
T6 |
2471 |
2471 |
0 |
0 |
T15 |
750 |
750 |
0 |
0 |
T16 |
1195 |
1195 |
0 |
0 |
T17 |
961 |
961 |
0 |
0 |
T18 |
5174 |
5174 |
0 |
0 |
T19 |
1627 |
1627 |
0 |
0 |
T20 |
10550 |
10550 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
57713844 |
57713844 |
0 |
0 |
T1 |
34274 |
34274 |
0 |
0 |
T4 |
24803 |
24803 |
0 |
0 |
T5 |
1317 |
1317 |
0 |
0 |
T6 |
1235 |
1235 |
0 |
0 |
T15 |
375 |
375 |
0 |
0 |
T16 |
597 |
597 |
0 |
0 |
T17 |
481 |
481 |
0 |
0 |
T18 |
2587 |
2587 |
0 |
0 |
T19 |
814 |
814 |
0 |
0 |
T20 |
5275 |
5275 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
57713844 |
57713844 |
0 |
0 |
T1 |
34274 |
34274 |
0 |
0 |
T4 |
24803 |
24803 |
0 |
0 |
T5 |
1317 |
1317 |
0 |
0 |
T6 |
1235 |
1235 |
0 |
0 |
T15 |
375 |
375 |
0 |
0 |
T16 |
597 |
597 |
0 |
0 |
T17 |
481 |
481 |
0 |
0 |
T18 |
2587 |
2587 |
0 |
0 |
T19 |
814 |
814 |
0 |
0 |
T20 |
5275 |
5275 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118822691 |
117956888 |
0 |
0 |
T1 |
68591 |
68551 |
0 |
0 |
T4 |
69814 |
69767 |
0 |
0 |
T5 |
2674 |
2634 |
0 |
0 |
T6 |
2531 |
2471 |
0 |
0 |
T15 |
803 |
750 |
0 |
0 |
T16 |
1208 |
1195 |
0 |
0 |
T17 |
968 |
914 |
0 |
0 |
T18 |
5208 |
5175 |
0 |
0 |
T19 |
1686 |
1653 |
0 |
0 |
T20 |
10118 |
10072 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118822691 |
117956888 |
0 |
0 |
T1 |
68591 |
68551 |
0 |
0 |
T4 |
69814 |
69767 |
0 |
0 |
T5 |
2674 |
2634 |
0 |
0 |
T6 |
2531 |
2471 |
0 |
0 |
T15 |
803 |
750 |
0 |
0 |
T16 |
1208 |
1195 |
0 |
0 |
T17 |
968 |
914 |
0 |
0 |
T18 |
5208 |
5175 |
0 |
0 |
T19 |
1686 |
1653 |
0 |
0 |
T20 |
10118 |
10072 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
68345351 |
0 |
0 |
T1 |
14289 |
14269 |
0 |
0 |
T4 |
142537 |
142386 |
0 |
0 |
T5 |
1504 |
1444 |
0 |
0 |
T6 |
2531 |
2430 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2414 |
2321 |
0 |
0 |
T17 |
968 |
853 |
0 |
0 |
T18 |
2929 |
2900 |
0 |
0 |
T19 |
842 |
819 |
0 |
0 |
T20 |
1053 |
1042 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
68338698 |
0 |
2310 |
T1 |
14289 |
14266 |
0 |
3 |
T4 |
142537 |
142383 |
0 |
3 |
T5 |
1504 |
1441 |
0 |
3 |
T6 |
2531 |
2427 |
0 |
3 |
T15 |
1672 |
1486 |
0 |
3 |
T16 |
2414 |
2318 |
0 |
3 |
T17 |
968 |
850 |
0 |
3 |
T18 |
2929 |
2897 |
0 |
3 |
T19 |
842 |
816 |
0 |
3 |
T20 |
1053 |
1039 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
68345351 |
0 |
0 |
T1 |
14289 |
14269 |
0 |
0 |
T4 |
142537 |
142386 |
0 |
0 |
T5 |
1504 |
1444 |
0 |
0 |
T6 |
2531 |
2430 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2414 |
2321 |
0 |
0 |
T17 |
968 |
853 |
0 |
0 |
T18 |
2929 |
2900 |
0 |
0 |
T19 |
842 |
819 |
0 |
0 |
T20 |
1053 |
1042 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
68338698 |
0 |
2310 |
T1 |
14289 |
14266 |
0 |
3 |
T4 |
142537 |
142383 |
0 |
3 |
T5 |
1504 |
1441 |
0 |
3 |
T6 |
2531 |
2427 |
0 |
3 |
T15 |
1672 |
1486 |
0 |
3 |
T16 |
2414 |
2318 |
0 |
3 |
T17 |
968 |
850 |
0 |
3 |
T18 |
2929 |
2897 |
0 |
3 |
T19 |
842 |
816 |
0 |
3 |
T20 |
1053 |
1039 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
68345351 |
0 |
0 |
T1 |
14289 |
14269 |
0 |
0 |
T4 |
142537 |
142386 |
0 |
0 |
T5 |
1504 |
1444 |
0 |
0 |
T6 |
2531 |
2430 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2414 |
2321 |
0 |
0 |
T17 |
968 |
853 |
0 |
0 |
T18 |
2929 |
2900 |
0 |
0 |
T19 |
842 |
819 |
0 |
0 |
T20 |
1053 |
1042 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
68338698 |
0 |
2310 |
T1 |
14289 |
14266 |
0 |
3 |
T4 |
142537 |
142383 |
0 |
3 |
T5 |
1504 |
1441 |
0 |
3 |
T6 |
2531 |
2427 |
0 |
3 |
T15 |
1672 |
1486 |
0 |
3 |
T16 |
2414 |
2318 |
0 |
3 |
T17 |
968 |
850 |
0 |
3 |
T18 |
2929 |
2897 |
0 |
3 |
T19 |
842 |
816 |
0 |
3 |
T20 |
1053 |
1039 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
68345351 |
0 |
0 |
T1 |
14289 |
14269 |
0 |
0 |
T4 |
142537 |
142386 |
0 |
0 |
T5 |
1504 |
1444 |
0 |
0 |
T6 |
2531 |
2430 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2414 |
2321 |
0 |
0 |
T17 |
968 |
853 |
0 |
0 |
T18 |
2929 |
2900 |
0 |
0 |
T19 |
842 |
819 |
0 |
0 |
T20 |
1053 |
1042 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
68338698 |
0 |
2310 |
T1 |
14289 |
14266 |
0 |
3 |
T4 |
142537 |
142383 |
0 |
3 |
T5 |
1504 |
1441 |
0 |
3 |
T6 |
2531 |
2427 |
0 |
3 |
T15 |
1672 |
1486 |
0 |
3 |
T16 |
2414 |
2318 |
0 |
3 |
T17 |
968 |
850 |
0 |
3 |
T18 |
2929 |
2897 |
0 |
3 |
T19 |
842 |
816 |
0 |
3 |
T20 |
1053 |
1039 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
68345351 |
0 |
0 |
T1 |
14289 |
14269 |
0 |
0 |
T4 |
142537 |
142386 |
0 |
0 |
T5 |
1504 |
1444 |
0 |
0 |
T6 |
2531 |
2430 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2414 |
2321 |
0 |
0 |
T17 |
968 |
853 |
0 |
0 |
T18 |
2929 |
2900 |
0 |
0 |
T19 |
842 |
819 |
0 |
0 |
T20 |
1053 |
1042 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
68338698 |
0 |
2310 |
T1 |
14289 |
14266 |
0 |
3 |
T4 |
142537 |
142383 |
0 |
3 |
T5 |
1504 |
1441 |
0 |
3 |
T6 |
2531 |
2427 |
0 |
3 |
T15 |
1672 |
1486 |
0 |
3 |
T16 |
2414 |
2318 |
0 |
3 |
T17 |
968 |
850 |
0 |
3 |
T18 |
2929 |
2897 |
0 |
3 |
T19 |
842 |
816 |
0 |
3 |
T20 |
1053 |
1039 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
68345351 |
0 |
0 |
T1 |
14289 |
14269 |
0 |
0 |
T4 |
142537 |
142386 |
0 |
0 |
T5 |
1504 |
1444 |
0 |
0 |
T6 |
2531 |
2430 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2414 |
2321 |
0 |
0 |
T17 |
968 |
853 |
0 |
0 |
T18 |
2929 |
2900 |
0 |
0 |
T19 |
842 |
819 |
0 |
0 |
T20 |
1053 |
1042 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
68338698 |
0 |
2310 |
T1 |
14289 |
14266 |
0 |
3 |
T4 |
142537 |
142383 |
0 |
3 |
T5 |
1504 |
1441 |
0 |
3 |
T6 |
2531 |
2427 |
0 |
3 |
T15 |
1672 |
1486 |
0 |
3 |
T16 |
2414 |
2318 |
0 |
3 |
T17 |
968 |
850 |
0 |
3 |
T18 |
2929 |
2897 |
0 |
3 |
T19 |
842 |
816 |
0 |
3 |
T20 |
1053 |
1039 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
68345351 |
0 |
0 |
T1 |
14289 |
14269 |
0 |
0 |
T4 |
142537 |
142386 |
0 |
0 |
T5 |
1504 |
1444 |
0 |
0 |
T6 |
2531 |
2430 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2414 |
2321 |
0 |
0 |
T17 |
968 |
853 |
0 |
0 |
T18 |
2929 |
2900 |
0 |
0 |
T19 |
842 |
819 |
0 |
0 |
T20 |
1053 |
1042 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
68345351 |
0 |
0 |
T1 |
14289 |
14269 |
0 |
0 |
T4 |
142537 |
142386 |
0 |
0 |
T5 |
1504 |
1444 |
0 |
0 |
T6 |
2531 |
2430 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2414 |
2321 |
0 |
0 |
T17 |
968 |
853 |
0 |
0 |
T18 |
2929 |
2900 |
0 |
0 |
T19 |
842 |
819 |
0 |
0 |
T20 |
1053 |
1042 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
68345351 |
0 |
0 |
T1 |
14289 |
14269 |
0 |
0 |
T4 |
142537 |
142386 |
0 |
0 |
T5 |
1504 |
1444 |
0 |
0 |
T6 |
2531 |
2430 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2414 |
2321 |
0 |
0 |
T17 |
968 |
853 |
0 |
0 |
T18 |
2929 |
2900 |
0 |
0 |
T19 |
842 |
819 |
0 |
0 |
T20 |
1053 |
1042 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
68345351 |
0 |
0 |
T1 |
14289 |
14269 |
0 |
0 |
T4 |
142537 |
142386 |
0 |
0 |
T5 |
1504 |
1444 |
0 |
0 |
T6 |
2531 |
2430 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2414 |
2321 |
0 |
0 |
T17 |
968 |
853 |
0 |
0 |
T18 |
2929 |
2900 |
0 |
0 |
T19 |
842 |
819 |
0 |
0 |
T20 |
1053 |
1042 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
68345351 |
0 |
0 |
T1 |
14289 |
14269 |
0 |
0 |
T4 |
142537 |
142386 |
0 |
0 |
T5 |
1504 |
1444 |
0 |
0 |
T6 |
2531 |
2430 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2414 |
2321 |
0 |
0 |
T17 |
968 |
853 |
0 |
0 |
T18 |
2929 |
2900 |
0 |
0 |
T19 |
842 |
819 |
0 |
0 |
T20 |
1053 |
1042 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
68345351 |
0 |
0 |
T1 |
14289 |
14269 |
0 |
0 |
T4 |
142537 |
142386 |
0 |
0 |
T5 |
1504 |
1444 |
0 |
0 |
T6 |
2531 |
2430 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2414 |
2321 |
0 |
0 |
T17 |
968 |
853 |
0 |
0 |
T18 |
2929 |
2900 |
0 |
0 |
T19 |
842 |
819 |
0 |
0 |
T20 |
1053 |
1042 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
68345351 |
0 |
0 |
T1 |
14289 |
14269 |
0 |
0 |
T4 |
142537 |
142386 |
0 |
0 |
T5 |
1504 |
1444 |
0 |
0 |
T6 |
2531 |
2430 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2414 |
2321 |
0 |
0 |
T17 |
968 |
853 |
0 |
0 |
T18 |
2929 |
2900 |
0 |
0 |
T19 |
842 |
819 |
0 |
0 |
T20 |
1053 |
1042 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70047060 |
68345351 |
0 |
0 |
T1 |
14289 |
14269 |
0 |
0 |
T4 |
142537 |
142386 |
0 |
0 |
T5 |
1504 |
1444 |
0 |
0 |
T6 |
2531 |
2430 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2414 |
2321 |
0 |
0 |
T17 |
968 |
853 |
0 |
0 |
T18 |
2929 |
2900 |
0 |
0 |
T19 |
842 |
819 |
0 |
0 |
T20 |
1053 |
1042 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
247450758 |
243801338 |
0 |
0 |
T1 |
142896 |
142699 |
0 |
0 |
T4 |
133444 |
133289 |
0 |
0 |
T5 |
5572 |
5346 |
0 |
0 |
T6 |
5273 |
5061 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2515 |
2418 |
0 |
0 |
T17 |
2015 |
1775 |
0 |
0 |
T18 |
10849 |
10738 |
0 |
0 |
T19 |
3454 |
3356 |
0 |
0 |
T20 |
21079 |
20853 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
247450758 |
243794849 |
0 |
2310 |
T1 |
142896 |
142696 |
0 |
3 |
T4 |
133444 |
133286 |
0 |
3 |
T5 |
5572 |
5343 |
0 |
3 |
T6 |
5273 |
5058 |
0 |
3 |
T15 |
1672 |
1486 |
0 |
3 |
T16 |
2515 |
2415 |
0 |
3 |
T17 |
2015 |
1772 |
0 |
3 |
T18 |
10849 |
10735 |
0 |
3 |
T19 |
3454 |
3353 |
0 |
3 |
T20 |
21079 |
20850 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
247450758 |
19973 |
0 |
0 |
T1 |
142896 |
1 |
0 |
0 |
T4 |
133444 |
1 |
0 |
0 |
T5 |
5572 |
16 |
0 |
0 |
T6 |
5273 |
60 |
0 |
0 |
T15 |
1672 |
3 |
0 |
0 |
T16 |
2515 |
29 |
0 |
0 |
T17 |
2015 |
3 |
0 |
0 |
T18 |
10849 |
61 |
0 |
0 |
T19 |
3454 |
5 |
0 |
0 |
T20 |
21079 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
247450758 |
243801338 |
0 |
0 |
T1 |
142896 |
142699 |
0 |
0 |
T4 |
133444 |
133289 |
0 |
0 |
T5 |
5572 |
5346 |
0 |
0 |
T6 |
5273 |
5061 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2515 |
2418 |
0 |
0 |
T17 |
2015 |
1775 |
0 |
0 |
T18 |
10849 |
10738 |
0 |
0 |
T19 |
3454 |
3356 |
0 |
0 |
T20 |
21079 |
20853 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
247450758 |
243801338 |
0 |
0 |
T1 |
142896 |
142699 |
0 |
0 |
T4 |
133444 |
133289 |
0 |
0 |
T5 |
5572 |
5346 |
0 |
0 |
T6 |
5273 |
5061 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2515 |
2418 |
0 |
0 |
T17 |
2015 |
1775 |
0 |
0 |
T18 |
10849 |
10738 |
0 |
0 |
T19 |
3454 |
3356 |
0 |
0 |
T20 |
21079 |
20853 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
247450758 |
243801338 |
0 |
0 |
T1 |
142896 |
142699 |
0 |
0 |
T4 |
133444 |
133289 |
0 |
0 |
T5 |
5572 |
5346 |
0 |
0 |
T6 |
5273 |
5061 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2515 |
2418 |
0 |
0 |
T17 |
2015 |
1775 |
0 |
0 |
T18 |
10849 |
10738 |
0 |
0 |
T19 |
3454 |
3356 |
0 |
0 |
T20 |
21079 |
20853 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
247450758 |
243794849 |
0 |
2310 |
T1 |
142896 |
142696 |
0 |
3 |
T4 |
133444 |
133286 |
0 |
3 |
T5 |
5572 |
5343 |
0 |
3 |
T6 |
5273 |
5058 |
0 |
3 |
T15 |
1672 |
1486 |
0 |
3 |
T16 |
2515 |
2415 |
0 |
3 |
T17 |
2015 |
1772 |
0 |
3 |
T18 |
10849 |
10735 |
0 |
3 |
T19 |
3454 |
3353 |
0 |
3 |
T20 |
21079 |
20850 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
247450758 |
20211 |
0 |
0 |
T1 |
142896 |
1 |
0 |
0 |
T4 |
133444 |
1 |
0 |
0 |
T5 |
5572 |
20 |
0 |
0 |
T6 |
5273 |
54 |
0 |
0 |
T15 |
1672 |
3 |
0 |
0 |
T16 |
2515 |
29 |
0 |
0 |
T17 |
2015 |
1 |
0 |
0 |
T18 |
10849 |
58 |
0 |
0 |
T19 |
3454 |
5 |
0 |
0 |
T20 |
21079 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
247450758 |
243801338 |
0 |
0 |
T1 |
142896 |
142699 |
0 |
0 |
T4 |
133444 |
133289 |
0 |
0 |
T5 |
5572 |
5346 |
0 |
0 |
T6 |
5273 |
5061 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2515 |
2418 |
0 |
0 |
T17 |
2015 |
1775 |
0 |
0 |
T18 |
10849 |
10738 |
0 |
0 |
T19 |
3454 |
3356 |
0 |
0 |
T20 |
21079 |
20853 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
247450758 |
243801338 |
0 |
0 |
T1 |
142896 |
142699 |
0 |
0 |
T4 |
133444 |
133289 |
0 |
0 |
T5 |
5572 |
5346 |
0 |
0 |
T6 |
5273 |
5061 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2515 |
2418 |
0 |
0 |
T17 |
2015 |
1775 |
0 |
0 |
T18 |
10849 |
10738 |
0 |
0 |
T19 |
3454 |
3356 |
0 |
0 |
T20 |
21079 |
20853 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
247450758 |
243801338 |
0 |
0 |
T1 |
142896 |
142699 |
0 |
0 |
T4 |
133444 |
133289 |
0 |
0 |
T5 |
5572 |
5346 |
0 |
0 |
T6 |
5273 |
5061 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2515 |
2418 |
0 |
0 |
T17 |
2015 |
1775 |
0 |
0 |
T18 |
10849 |
10738 |
0 |
0 |
T19 |
3454 |
3356 |
0 |
0 |
T20 |
21079 |
20853 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
247450758 |
243794849 |
0 |
2310 |
T1 |
142896 |
142696 |
0 |
3 |
T4 |
133444 |
133286 |
0 |
3 |
T5 |
5572 |
5343 |
0 |
3 |
T6 |
5273 |
5058 |
0 |
3 |
T15 |
1672 |
1486 |
0 |
3 |
T16 |
2515 |
2415 |
0 |
3 |
T17 |
2015 |
1772 |
0 |
3 |
T18 |
10849 |
10735 |
0 |
3 |
T19 |
3454 |
3353 |
0 |
3 |
T20 |
21079 |
20850 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
247450758 |
20300 |
0 |
0 |
T1 |
142896 |
1 |
0 |
0 |
T4 |
133444 |
1 |
0 |
0 |
T5 |
5572 |
24 |
0 |
0 |
T6 |
5273 |
65 |
0 |
0 |
T15 |
1672 |
3 |
0 |
0 |
T16 |
2515 |
40 |
0 |
0 |
T17 |
2015 |
3 |
0 |
0 |
T18 |
10849 |
59 |
0 |
0 |
T19 |
3454 |
5 |
0 |
0 |
T20 |
21079 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
247450758 |
243801338 |
0 |
0 |
T1 |
142896 |
142699 |
0 |
0 |
T4 |
133444 |
133289 |
0 |
0 |
T5 |
5572 |
5346 |
0 |
0 |
T6 |
5273 |
5061 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2515 |
2418 |
0 |
0 |
T17 |
2015 |
1775 |
0 |
0 |
T18 |
10849 |
10738 |
0 |
0 |
T19 |
3454 |
3356 |
0 |
0 |
T20 |
21079 |
20853 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
247450758 |
243801338 |
0 |
0 |
T1 |
142896 |
142699 |
0 |
0 |
T4 |
133444 |
133289 |
0 |
0 |
T5 |
5572 |
5346 |
0 |
0 |
T6 |
5273 |
5061 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2515 |
2418 |
0 |
0 |
T17 |
2015 |
1775 |
0 |
0 |
T18 |
10849 |
10738 |
0 |
0 |
T19 |
3454 |
3356 |
0 |
0 |
T20 |
21079 |
20853 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
247450758 |
243801338 |
0 |
0 |
T1 |
142896 |
142699 |
0 |
0 |
T4 |
133444 |
133289 |
0 |
0 |
T5 |
5572 |
5346 |
0 |
0 |
T6 |
5273 |
5061 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2515 |
2418 |
0 |
0 |
T17 |
2015 |
1775 |
0 |
0 |
T18 |
10849 |
10738 |
0 |
0 |
T19 |
3454 |
3356 |
0 |
0 |
T20 |
21079 |
20853 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
247450758 |
243794849 |
0 |
2310 |
T1 |
142896 |
142696 |
0 |
3 |
T4 |
133444 |
133286 |
0 |
3 |
T5 |
5572 |
5343 |
0 |
3 |
T6 |
5273 |
5058 |
0 |
3 |
T15 |
1672 |
1486 |
0 |
3 |
T16 |
2515 |
2415 |
0 |
3 |
T17 |
2015 |
1772 |
0 |
3 |
T18 |
10849 |
10735 |
0 |
3 |
T19 |
3454 |
3353 |
0 |
3 |
T20 |
21079 |
20850 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
247450758 |
20170 |
0 |
0 |
T1 |
142896 |
1 |
0 |
0 |
T4 |
133444 |
1 |
0 |
0 |
T5 |
5572 |
16 |
0 |
0 |
T6 |
5273 |
58 |
0 |
0 |
T15 |
1672 |
3 |
0 |
0 |
T16 |
2515 |
17 |
0 |
0 |
T17 |
2015 |
3 |
0 |
0 |
T18 |
10849 |
52 |
0 |
0 |
T19 |
3454 |
5 |
0 |
0 |
T20 |
21079 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
247450758 |
243801338 |
0 |
0 |
T1 |
142896 |
142699 |
0 |
0 |
T4 |
133444 |
133289 |
0 |
0 |
T5 |
5572 |
5346 |
0 |
0 |
T6 |
5273 |
5061 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2515 |
2418 |
0 |
0 |
T17 |
2015 |
1775 |
0 |
0 |
T18 |
10849 |
10738 |
0 |
0 |
T19 |
3454 |
3356 |
0 |
0 |
T20 |
21079 |
20853 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
247450758 |
243801338 |
0 |
0 |
T1 |
142896 |
142699 |
0 |
0 |
T4 |
133444 |
133289 |
0 |
0 |
T5 |
5572 |
5346 |
0 |
0 |
T6 |
5273 |
5061 |
0 |
0 |
T15 |
1672 |
1489 |
0 |
0 |
T16 |
2515 |
2418 |
0 |
0 |
T17 |
2015 |
1775 |
0 |
0 |
T18 |
10849 |
10738 |
0 |
0 |
T19 |
3454 |
3356 |
0 |
0 |
T20 |
21079 |
20853 |
0 |
0 |