Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T6,T1
10CoveredT20,T2,T27
11CoveredT17,T20,T21

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 232233984 2817 0 0
g_div2.Div2Whole_A 232233984 3355 0 0
g_div4.Div4Stepped_A 115428896 2750 0 0
g_div4.Div4Whole_A 115428896 3205 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 232233984 2817 0 0
T2 731607 22 0 0
T17 1935 1 0 0
T18 10416 0 0 0
T19 3321 0 0 0
T20 20236 2 0 0
T21 1493 1 0 0
T22 6218 3 0 0
T25 33805 2 0 0
T26 1442 0 0 0
T27 7703 12 0 0
T30 0 3 0 0
T31 0 2 0 0
T35 0 2 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 232233984 3355 0 0
T2 731607 23 0 0
T17 1935 1 0 0
T18 10416 0 0 0
T19 3321 0 0 0
T20 20236 2 0 0
T21 1493 3 0 0
T22 6218 3 0 0
T25 33805 2 0 0
T26 1442 0 0 0
T27 7703 13 0 0
T30 0 4 0 0
T31 0 12 0 0
T35 0 2 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 115428896 2750 0 0
T2 366147 20 0 0
T17 962 1 0 0
T18 5175 0 0 0
T19 1628 0 0 0
T20 10551 2 0 0
T21 733 1 0 0
T22 3379 3 0 0
T25 16848 2 0 0
T26 695 0 0 0
T27 4575 12 0 0
T30 0 3 0 0
T31 0 2 0 0
T35 0 2 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 115428896 3205 0 0
T2 366147 23 0 0
T17 962 1 0 0
T18 5175 0 0 0
T19 1628 0 0 0
T20 10551 2 0 0
T21 733 3 0 0
T22 3379 3 0 0
T25 16848 2 0 0
T26 695 0 0 0
T27 4575 12 0 0
T30 0 3 0 0
T31 0 11 0 0
T35 0 2 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T6,T1
10CoveredT20,T2,T27
11CoveredT17,T20,T21

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 232233984 2817 0 0
g_div2.Div2Whole_A 232233984 3355 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 232233984 2817 0 0
T2 731607 22 0 0
T17 1935 1 0 0
T18 10416 0 0 0
T19 3321 0 0 0
T20 20236 2 0 0
T21 1493 1 0 0
T22 6218 3 0 0
T25 33805 2 0 0
T26 1442 0 0 0
T27 7703 12 0 0
T30 0 3 0 0
T31 0 2 0 0
T35 0 2 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 232233984 3355 0 0
T2 731607 23 0 0
T17 1935 1 0 0
T18 10416 0 0 0
T19 3321 0 0 0
T20 20236 2 0 0
T21 1493 3 0 0
T22 6218 3 0 0
T25 33805 2 0 0
T26 1442 0 0 0
T27 7703 13 0 0
T30 0 4 0 0
T31 0 12 0 0
T35 0 2 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T6,T1
10CoveredT20,T2,T27
11CoveredT17,T20,T21

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 115428896 2750 0 0
g_div4.Div4Whole_A 115428896 3205 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 115428896 2750 0 0
T2 366147 20 0 0
T17 962 1 0 0
T18 5175 0 0 0
T19 1628 0 0 0
T20 10551 2 0 0
T21 733 1 0 0
T22 3379 3 0 0
T25 16848 2 0 0
T26 695 0 0 0
T27 4575 12 0 0
T30 0 3 0 0
T31 0 2 0 0
T35 0 2 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 115428896 3205 0 0
T2 366147 23 0 0
T17 962 1 0 0
T18 5175 0 0 0
T19 1628 0 0 0
T20 10551 2 0 0
T21 733 3 0 0
T22 3379 3 0 0
T25 16848 2 0 0
T26 695 0 0 0
T27 4575 12 0 0
T30 0 3 0 0
T31 0 11 0 0
T35 0 2 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%