Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21784 |
21784 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T17 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
T19 |
28 |
28 |
0 |
0 |
T20 |
28 |
28 |
0 |
0 |
T21 |
28 |
28 |
0 |
0 |
T22 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
3212306 |
3207748 |
0 |
0 |
T4 |
508209 |
503273 |
0 |
0 |
T5 |
86027 |
82996 |
0 |
0 |
T6 |
63388 |
60537 |
0 |
0 |
T17 |
107269 |
104881 |
0 |
0 |
T18 |
49906 |
46550 |
0 |
0 |
T19 |
131951 |
128758 |
0 |
0 |
T20 |
127824 |
126456 |
0 |
0 |
T21 |
140060 |
136649 |
0 |
0 |
T22 |
269234 |
266545 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
560071290 |
546982320 |
0 |
14004 |
T1 |
298824 |
298302 |
0 |
18 |
T4 |
115104 |
113856 |
0 |
18 |
T5 |
13512 |
12990 |
0 |
18 |
T6 |
10524 |
9996 |
0 |
18 |
T17 |
9978 |
9696 |
0 |
18 |
T18 |
8346 |
7752 |
0 |
18 |
T19 |
9222 |
8946 |
0 |
18 |
T20 |
11838 |
11682 |
0 |
18 |
T21 |
13032 |
12648 |
0 |
18 |
T22 |
7476 |
7374 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1466844557 |
1441523951 |
0 |
16338 |
T1 |
1128915 |
1127024 |
0 |
21 |
T4 |
136456 |
134974 |
0 |
21 |
T5 |
26848 |
25821 |
0 |
21 |
T6 |
19335 |
18375 |
0 |
21 |
T17 |
37713 |
36697 |
0 |
21 |
T18 |
15265 |
14070 |
0 |
21 |
T19 |
47941 |
46570 |
0 |
21 |
T20 |
44732 |
44179 |
0 |
21 |
T21 |
49251 |
47844 |
0 |
21 |
T22 |
105576 |
104336 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1466844557 |
133493 |
0 |
0 |
T1 |
1128915 |
72 |
0 |
0 |
T3 |
0 |
694 |
0 |
0 |
T4 |
136456 |
4 |
0 |
0 |
T5 |
18020 |
100 |
0 |
0 |
T6 |
19335 |
158 |
0 |
0 |
T10 |
0 |
1028 |
0 |
0 |
T17 |
37713 |
12 |
0 |
0 |
T18 |
15265 |
57 |
0 |
0 |
T19 |
47941 |
120 |
0 |
0 |
T20 |
44732 |
197 |
0 |
0 |
T21 |
49251 |
239 |
0 |
0 |
T22 |
105576 |
20 |
0 |
0 |
T23 |
6354 |
0 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
T29 |
0 |
26 |
0 |
0 |
T72 |
0 |
9 |
0 |
0 |
T94 |
0 |
48 |
0 |
0 |
T111 |
0 |
142 |
0 |
0 |
T112 |
0 |
64 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1784567 |
1782344 |
0 |
0 |
T4 |
256649 |
254404 |
0 |
0 |
T5 |
45667 |
44146 |
0 |
0 |
T6 |
33529 |
32127 |
0 |
0 |
T17 |
59578 |
58449 |
0 |
0 |
T18 |
26295 |
24689 |
0 |
0 |
T19 |
74788 |
73203 |
0 |
0 |
T20 |
71254 |
70556 |
0 |
0 |
T21 |
77777 |
76118 |
0 |
0 |
T22 |
156182 |
154796 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T6,T19,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T6,T19,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T6,T19,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T6,T19,T20 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T19,T20 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T19,T20 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T19,T20 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T19,T20 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
778 |
778 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
242714931 |
238672162 |
0 |
0 |
T1 |
199215 |
198888 |
0 |
0 |
T4 |
18984 |
18781 |
0 |
0 |
T5 |
4324 |
4162 |
0 |
0 |
T6 |
3063 |
2914 |
0 |
0 |
T17 |
6655 |
6480 |
0 |
0 |
T18 |
2311 |
2121 |
0 |
0 |
T19 |
8683 |
8439 |
0 |
0 |
T20 |
7894 |
7800 |
0 |
0 |
T21 |
8691 |
8447 |
0 |
0 |
T22 |
19952 |
19721 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
242714931 |
238665559 |
0 |
2334 |
T1 |
199215 |
198882 |
0 |
3 |
T4 |
18984 |
18778 |
0 |
3 |
T5 |
4324 |
4159 |
0 |
3 |
T6 |
3063 |
2911 |
0 |
3 |
T17 |
6655 |
6477 |
0 |
3 |
T18 |
2311 |
2118 |
0 |
3 |
T19 |
8683 |
8436 |
0 |
3 |
T20 |
7894 |
7797 |
0 |
3 |
T21 |
8691 |
8444 |
0 |
3 |
T22 |
19952 |
19718 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
242714931 |
19100 |
0 |
0 |
T1 |
199215 |
0 |
0 |
0 |
T3 |
0 |
276 |
0 |
0 |
T4 |
18984 |
0 |
0 |
0 |
T6 |
3063 |
36 |
0 |
0 |
T10 |
0 |
422 |
0 |
0 |
T17 |
6655 |
0 |
0 |
0 |
T18 |
2311 |
0 |
0 |
0 |
T19 |
8683 |
34 |
0 |
0 |
T20 |
7894 |
89 |
0 |
0 |
T21 |
8691 |
0 |
0 |
0 |
T22 |
19952 |
0 |
0 |
0 |
T23 |
2118 |
0 |
0 |
0 |
T28 |
0 |
17 |
0 |
0 |
T72 |
0 |
5 |
0 |
0 |
T94 |
0 |
15 |
0 |
0 |
T111 |
0 |
76 |
0 |
0 |
T112 |
0 |
37 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
778 |
778 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
91170565 |
0 |
0 |
T1 |
49804 |
49723 |
0 |
0 |
T4 |
19184 |
18979 |
0 |
0 |
T5 |
2252 |
2168 |
0 |
0 |
T6 |
1754 |
1669 |
0 |
0 |
T17 |
1663 |
1619 |
0 |
0 |
T18 |
1391 |
1295 |
0 |
0 |
T19 |
1537 |
1494 |
0 |
0 |
T20 |
1973 |
1950 |
0 |
0 |
T21 |
2172 |
2111 |
0 |
0 |
T22 |
1246 |
1232 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
91170565 |
0 |
0 |
T1 |
49804 |
49723 |
0 |
0 |
T4 |
19184 |
18979 |
0 |
0 |
T5 |
2252 |
2168 |
0 |
0 |
T6 |
1754 |
1669 |
0 |
0 |
T17 |
1663 |
1619 |
0 |
0 |
T18 |
1391 |
1295 |
0 |
0 |
T19 |
1537 |
1494 |
0 |
0 |
T20 |
1973 |
1950 |
0 |
0 |
T21 |
2172 |
2111 |
0 |
0 |
T22 |
1246 |
1232 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
778 |
778 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
91170565 |
0 |
0 |
T1 |
49804 |
49723 |
0 |
0 |
T4 |
19184 |
18979 |
0 |
0 |
T5 |
2252 |
2168 |
0 |
0 |
T6 |
1754 |
1669 |
0 |
0 |
T17 |
1663 |
1619 |
0 |
0 |
T18 |
1391 |
1295 |
0 |
0 |
T19 |
1537 |
1494 |
0 |
0 |
T20 |
1973 |
1950 |
0 |
0 |
T21 |
2172 |
2111 |
0 |
0 |
T22 |
1246 |
1232 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
91170565 |
0 |
0 |
T1 |
49804 |
49723 |
0 |
0 |
T4 |
19184 |
18979 |
0 |
0 |
T5 |
2252 |
2168 |
0 |
0 |
T6 |
1754 |
1669 |
0 |
0 |
T17 |
1663 |
1619 |
0 |
0 |
T18 |
1391 |
1295 |
0 |
0 |
T19 |
1537 |
1494 |
0 |
0 |
T20 |
1973 |
1950 |
0 |
0 |
T21 |
2172 |
2111 |
0 |
0 |
T22 |
1246 |
1232 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T6,T19,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T6,T19,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T6,T19,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T6,T19,T20 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T19,T20 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T19,T20 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T19,T20 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T19,T20 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
778 |
778 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
91170565 |
0 |
0 |
T1 |
49804 |
49723 |
0 |
0 |
T4 |
19184 |
18979 |
0 |
0 |
T5 |
2252 |
2168 |
0 |
0 |
T6 |
1754 |
1669 |
0 |
0 |
T17 |
1663 |
1619 |
0 |
0 |
T18 |
1391 |
1295 |
0 |
0 |
T19 |
1537 |
1494 |
0 |
0 |
T20 |
1973 |
1950 |
0 |
0 |
T21 |
2172 |
2111 |
0 |
0 |
T22 |
1246 |
1232 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
91163720 |
0 |
2334 |
T1 |
49804 |
49717 |
0 |
3 |
T4 |
19184 |
18976 |
0 |
3 |
T5 |
2252 |
2165 |
0 |
3 |
T6 |
1754 |
1666 |
0 |
3 |
T17 |
1663 |
1616 |
0 |
3 |
T18 |
1391 |
1292 |
0 |
3 |
T19 |
1537 |
1491 |
0 |
3 |
T20 |
1973 |
1947 |
0 |
3 |
T21 |
2172 |
2108 |
0 |
3 |
T22 |
1246 |
1229 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
11696 |
0 |
0 |
T1 |
49804 |
0 |
0 |
0 |
T3 |
0 |
193 |
0 |
0 |
T4 |
19184 |
0 |
0 |
0 |
T6 |
1754 |
38 |
0 |
0 |
T10 |
0 |
290 |
0 |
0 |
T17 |
1663 |
0 |
0 |
0 |
T18 |
1391 |
0 |
0 |
0 |
T19 |
1537 |
20 |
0 |
0 |
T20 |
1973 |
26 |
0 |
0 |
T21 |
2172 |
0 |
0 |
0 |
T22 |
1246 |
0 |
0 |
0 |
T23 |
2118 |
0 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
26 |
0 |
0 |
T94 |
0 |
17 |
0 |
0 |
T111 |
0 |
30 |
0 |
0 |
T112 |
0 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T6,T19,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T6,T19,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T6,T19,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T6,T19,T20 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T19,T20 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T19,T20 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T19,T20 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T19,T20 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
778 |
778 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
91170565 |
0 |
0 |
T1 |
49804 |
49723 |
0 |
0 |
T4 |
19184 |
18979 |
0 |
0 |
T5 |
2252 |
2168 |
0 |
0 |
T6 |
1754 |
1669 |
0 |
0 |
T17 |
1663 |
1619 |
0 |
0 |
T18 |
1391 |
1295 |
0 |
0 |
T19 |
1537 |
1494 |
0 |
0 |
T20 |
1973 |
1950 |
0 |
0 |
T21 |
2172 |
2111 |
0 |
0 |
T22 |
1246 |
1232 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
91163720 |
0 |
2334 |
T1 |
49804 |
49717 |
0 |
3 |
T4 |
19184 |
18976 |
0 |
3 |
T5 |
2252 |
2165 |
0 |
3 |
T6 |
1754 |
1666 |
0 |
3 |
T17 |
1663 |
1616 |
0 |
3 |
T18 |
1391 |
1292 |
0 |
3 |
T19 |
1537 |
1491 |
0 |
3 |
T20 |
1973 |
1947 |
0 |
3 |
T21 |
2172 |
2108 |
0 |
3 |
T22 |
1246 |
1229 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
13344 |
0 |
0 |
T1 |
49804 |
0 |
0 |
0 |
T3 |
0 |
225 |
0 |
0 |
T4 |
19184 |
0 |
0 |
0 |
T6 |
1754 |
38 |
0 |
0 |
T10 |
0 |
316 |
0 |
0 |
T17 |
1663 |
0 |
0 |
0 |
T18 |
1391 |
0 |
0 |
0 |
T19 |
1537 |
22 |
0 |
0 |
T20 |
1973 |
33 |
0 |
0 |
T21 |
2172 |
0 |
0 |
0 |
T22 |
1246 |
0 |
0 |
0 |
T23 |
2118 |
0 |
0 |
0 |
T28 |
0 |
17 |
0 |
0 |
T72 |
0 |
4 |
0 |
0 |
T94 |
0 |
16 |
0 |
0 |
T111 |
0 |
36 |
0 |
0 |
T112 |
0 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
778 |
778 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259359799 |
257250843 |
0 |
0 |
T1 |
207523 |
207369 |
0 |
0 |
T4 |
19776 |
19707 |
0 |
0 |
T5 |
4505 |
4365 |
0 |
0 |
T6 |
3191 |
3079 |
0 |
0 |
T17 |
6933 |
6878 |
0 |
0 |
T18 |
2543 |
2445 |
0 |
0 |
T19 |
9046 |
8920 |
0 |
0 |
T20 |
8223 |
8154 |
0 |
0 |
T21 |
9054 |
8942 |
0 |
0 |
T22 |
20783 |
20643 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259359799 |
257250843 |
0 |
0 |
T1 |
207523 |
207369 |
0 |
0 |
T4 |
19776 |
19707 |
0 |
0 |
T5 |
4505 |
4365 |
0 |
0 |
T6 |
3191 |
3079 |
0 |
0 |
T17 |
6933 |
6878 |
0 |
0 |
T18 |
2543 |
2445 |
0 |
0 |
T19 |
9046 |
8920 |
0 |
0 |
T20 |
8223 |
8154 |
0 |
0 |
T21 |
9054 |
8942 |
0 |
0 |
T22 |
20783 |
20643 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
778 |
778 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
242714931 |
240691854 |
0 |
0 |
T1 |
199215 |
199067 |
0 |
0 |
T4 |
18984 |
18918 |
0 |
0 |
T5 |
4324 |
4190 |
0 |
0 |
T6 |
3063 |
2956 |
0 |
0 |
T17 |
6655 |
6603 |
0 |
0 |
T18 |
2311 |
2217 |
0 |
0 |
T19 |
8683 |
8562 |
0 |
0 |
T20 |
7894 |
7828 |
0 |
0 |
T21 |
8691 |
8584 |
0 |
0 |
T22 |
19952 |
19817 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
242714931 |
240691854 |
0 |
0 |
T1 |
199215 |
199067 |
0 |
0 |
T4 |
18984 |
18918 |
0 |
0 |
T5 |
4324 |
4190 |
0 |
0 |
T6 |
3063 |
2956 |
0 |
0 |
T17 |
6655 |
6603 |
0 |
0 |
T18 |
2311 |
2217 |
0 |
0 |
T19 |
8683 |
8562 |
0 |
0 |
T20 |
7894 |
7828 |
0 |
0 |
T21 |
8691 |
8584 |
0 |
0 |
T22 |
19952 |
19817 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
778 |
778 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
120524037 |
120524037 |
0 |
0 |
T1 |
99534 |
99534 |
0 |
0 |
T4 |
9459 |
9459 |
0 |
0 |
T5 |
2095 |
2095 |
0 |
0 |
T6 |
1637 |
1637 |
0 |
0 |
T17 |
3302 |
3302 |
0 |
0 |
T18 |
1109 |
1109 |
0 |
0 |
T19 |
4874 |
4874 |
0 |
0 |
T20 |
4307 |
4307 |
0 |
0 |
T21 |
4292 |
4292 |
0 |
0 |
T22 |
9909 |
9909 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
120524037 |
120524037 |
0 |
0 |
T1 |
99534 |
99534 |
0 |
0 |
T4 |
9459 |
9459 |
0 |
0 |
T5 |
2095 |
2095 |
0 |
0 |
T6 |
1637 |
1637 |
0 |
0 |
T17 |
3302 |
3302 |
0 |
0 |
T18 |
1109 |
1109 |
0 |
0 |
T19 |
4874 |
4874 |
0 |
0 |
T20 |
4307 |
4307 |
0 |
0 |
T21 |
4292 |
4292 |
0 |
0 |
T22 |
9909 |
9909 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
778 |
778 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60261620 |
60261620 |
0 |
0 |
T1 |
49767 |
49767 |
0 |
0 |
T4 |
4730 |
4730 |
0 |
0 |
T5 |
1048 |
1048 |
0 |
0 |
T6 |
819 |
819 |
0 |
0 |
T17 |
1651 |
1651 |
0 |
0 |
T18 |
554 |
554 |
0 |
0 |
T19 |
2437 |
2437 |
0 |
0 |
T20 |
2153 |
2153 |
0 |
0 |
T21 |
2146 |
2146 |
0 |
0 |
T22 |
4954 |
4954 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60261620 |
60261620 |
0 |
0 |
T1 |
49767 |
49767 |
0 |
0 |
T4 |
4730 |
4730 |
0 |
0 |
T5 |
1048 |
1048 |
0 |
0 |
T6 |
819 |
819 |
0 |
0 |
T17 |
1651 |
1651 |
0 |
0 |
T18 |
554 |
554 |
0 |
0 |
T19 |
2437 |
2437 |
0 |
0 |
T20 |
2153 |
2153 |
0 |
0 |
T21 |
2146 |
2146 |
0 |
0 |
T22 |
4954 |
4954 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
778 |
778 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124267169 |
123254966 |
0 |
0 |
T1 |
99612 |
99537 |
0 |
0 |
T4 |
9492 |
9460 |
0 |
0 |
T5 |
2163 |
2096 |
0 |
0 |
T6 |
1531 |
1478 |
0 |
0 |
T17 |
3327 |
3301 |
0 |
0 |
T18 |
1260 |
1214 |
0 |
0 |
T19 |
4342 |
4282 |
0 |
0 |
T20 |
3947 |
3914 |
0 |
0 |
T21 |
4346 |
4292 |
0 |
0 |
T22 |
9976 |
9909 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124267169 |
123254966 |
0 |
0 |
T1 |
99612 |
99537 |
0 |
0 |
T4 |
9492 |
9460 |
0 |
0 |
T5 |
2163 |
2096 |
0 |
0 |
T6 |
1531 |
1478 |
0 |
0 |
T17 |
3327 |
3301 |
0 |
0 |
T18 |
1260 |
1214 |
0 |
0 |
T19 |
4342 |
4282 |
0 |
0 |
T20 |
3947 |
3914 |
0 |
0 |
T21 |
4346 |
4292 |
0 |
0 |
T22 |
9976 |
9909 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
778 |
778 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
91170565 |
0 |
0 |
T1 |
49804 |
49723 |
0 |
0 |
T4 |
19184 |
18979 |
0 |
0 |
T5 |
2252 |
2168 |
0 |
0 |
T6 |
1754 |
1669 |
0 |
0 |
T17 |
1663 |
1619 |
0 |
0 |
T18 |
1391 |
1295 |
0 |
0 |
T19 |
1537 |
1494 |
0 |
0 |
T20 |
1973 |
1950 |
0 |
0 |
T21 |
2172 |
2111 |
0 |
0 |
T22 |
1246 |
1232 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
91163720 |
0 |
2334 |
T1 |
49804 |
49717 |
0 |
3 |
T4 |
19184 |
18976 |
0 |
3 |
T5 |
2252 |
2165 |
0 |
3 |
T6 |
1754 |
1666 |
0 |
3 |
T17 |
1663 |
1616 |
0 |
3 |
T18 |
1391 |
1292 |
0 |
3 |
T19 |
1537 |
1491 |
0 |
3 |
T20 |
1973 |
1947 |
0 |
3 |
T21 |
2172 |
2108 |
0 |
3 |
T22 |
1246 |
1229 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
778 |
778 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
91170565 |
0 |
0 |
T1 |
49804 |
49723 |
0 |
0 |
T4 |
19184 |
18979 |
0 |
0 |
T5 |
2252 |
2168 |
0 |
0 |
T6 |
1754 |
1669 |
0 |
0 |
T17 |
1663 |
1619 |
0 |
0 |
T18 |
1391 |
1295 |
0 |
0 |
T19 |
1537 |
1494 |
0 |
0 |
T20 |
1973 |
1950 |
0 |
0 |
T21 |
2172 |
2111 |
0 |
0 |
T22 |
1246 |
1232 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
91163720 |
0 |
2334 |
T1 |
49804 |
49717 |
0 |
3 |
T4 |
19184 |
18976 |
0 |
3 |
T5 |
2252 |
2165 |
0 |
3 |
T6 |
1754 |
1666 |
0 |
3 |
T17 |
1663 |
1616 |
0 |
3 |
T18 |
1391 |
1292 |
0 |
3 |
T19 |
1537 |
1491 |
0 |
3 |
T20 |
1973 |
1947 |
0 |
3 |
T21 |
2172 |
2108 |
0 |
3 |
T22 |
1246 |
1229 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
778 |
778 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
91170565 |
0 |
0 |
T1 |
49804 |
49723 |
0 |
0 |
T4 |
19184 |
18979 |
0 |
0 |
T5 |
2252 |
2168 |
0 |
0 |
T6 |
1754 |
1669 |
0 |
0 |
T17 |
1663 |
1619 |
0 |
0 |
T18 |
1391 |
1295 |
0 |
0 |
T19 |
1537 |
1494 |
0 |
0 |
T20 |
1973 |
1950 |
0 |
0 |
T21 |
2172 |
2111 |
0 |
0 |
T22 |
1246 |
1232 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
91163720 |
0 |
2334 |
T1 |
49804 |
49717 |
0 |
3 |
T4 |
19184 |
18976 |
0 |
3 |
T5 |
2252 |
2165 |
0 |
3 |
T6 |
1754 |
1666 |
0 |
3 |
T17 |
1663 |
1616 |
0 |
3 |
T18 |
1391 |
1292 |
0 |
3 |
T19 |
1537 |
1491 |
0 |
3 |
T20 |
1973 |
1947 |
0 |
3 |
T21 |
2172 |
2108 |
0 |
3 |
T22 |
1246 |
1229 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
778 |
778 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
91170565 |
0 |
0 |
T1 |
49804 |
49723 |
0 |
0 |
T4 |
19184 |
18979 |
0 |
0 |
T5 |
2252 |
2168 |
0 |
0 |
T6 |
1754 |
1669 |
0 |
0 |
T17 |
1663 |
1619 |
0 |
0 |
T18 |
1391 |
1295 |
0 |
0 |
T19 |
1537 |
1494 |
0 |
0 |
T20 |
1973 |
1950 |
0 |
0 |
T21 |
2172 |
2111 |
0 |
0 |
T22 |
1246 |
1232 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
91163720 |
0 |
2334 |
T1 |
49804 |
49717 |
0 |
3 |
T4 |
19184 |
18976 |
0 |
3 |
T5 |
2252 |
2165 |
0 |
3 |
T6 |
1754 |
1666 |
0 |
3 |
T17 |
1663 |
1616 |
0 |
3 |
T18 |
1391 |
1292 |
0 |
3 |
T19 |
1537 |
1491 |
0 |
3 |
T20 |
1973 |
1947 |
0 |
3 |
T21 |
2172 |
2108 |
0 |
3 |
T22 |
1246 |
1229 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
778 |
778 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
91170565 |
0 |
0 |
T1 |
49804 |
49723 |
0 |
0 |
T4 |
19184 |
18979 |
0 |
0 |
T5 |
2252 |
2168 |
0 |
0 |
T6 |
1754 |
1669 |
0 |
0 |
T17 |
1663 |
1619 |
0 |
0 |
T18 |
1391 |
1295 |
0 |
0 |
T19 |
1537 |
1494 |
0 |
0 |
T20 |
1973 |
1950 |
0 |
0 |
T21 |
2172 |
2111 |
0 |
0 |
T22 |
1246 |
1232 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
91163720 |
0 |
2334 |
T1 |
49804 |
49717 |
0 |
3 |
T4 |
19184 |
18976 |
0 |
3 |
T5 |
2252 |
2165 |
0 |
3 |
T6 |
1754 |
1666 |
0 |
3 |
T17 |
1663 |
1616 |
0 |
3 |
T18 |
1391 |
1292 |
0 |
3 |
T19 |
1537 |
1491 |
0 |
3 |
T20 |
1973 |
1947 |
0 |
3 |
T21 |
2172 |
2108 |
0 |
3 |
T22 |
1246 |
1229 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
778 |
778 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
91170565 |
0 |
0 |
T1 |
49804 |
49723 |
0 |
0 |
T4 |
19184 |
18979 |
0 |
0 |
T5 |
2252 |
2168 |
0 |
0 |
T6 |
1754 |
1669 |
0 |
0 |
T17 |
1663 |
1619 |
0 |
0 |
T18 |
1391 |
1295 |
0 |
0 |
T19 |
1537 |
1494 |
0 |
0 |
T20 |
1973 |
1950 |
0 |
0 |
T21 |
2172 |
2111 |
0 |
0 |
T22 |
1246 |
1232 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
91163720 |
0 |
2334 |
T1 |
49804 |
49717 |
0 |
3 |
T4 |
19184 |
18976 |
0 |
3 |
T5 |
2252 |
2165 |
0 |
3 |
T6 |
1754 |
1666 |
0 |
3 |
T17 |
1663 |
1616 |
0 |
3 |
T18 |
1391 |
1292 |
0 |
3 |
T19 |
1537 |
1491 |
0 |
3 |
T20 |
1973 |
1947 |
0 |
3 |
T21 |
2172 |
2108 |
0 |
3 |
T22 |
1246 |
1229 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
778 |
778 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
91170565 |
0 |
0 |
T1 |
49804 |
49723 |
0 |
0 |
T4 |
19184 |
18979 |
0 |
0 |
T5 |
2252 |
2168 |
0 |
0 |
T6 |
1754 |
1669 |
0 |
0 |
T17 |
1663 |
1619 |
0 |
0 |
T18 |
1391 |
1295 |
0 |
0 |
T19 |
1537 |
1494 |
0 |
0 |
T20 |
1973 |
1950 |
0 |
0 |
T21 |
2172 |
2111 |
0 |
0 |
T22 |
1246 |
1232 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
91170565 |
0 |
0 |
T1 |
49804 |
49723 |
0 |
0 |
T4 |
19184 |
18979 |
0 |
0 |
T5 |
2252 |
2168 |
0 |
0 |
T6 |
1754 |
1669 |
0 |
0 |
T17 |
1663 |
1619 |
0 |
0 |
T18 |
1391 |
1295 |
0 |
0 |
T19 |
1537 |
1494 |
0 |
0 |
T20 |
1973 |
1950 |
0 |
0 |
T21 |
2172 |
2111 |
0 |
0 |
T22 |
1246 |
1232 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
778 |
778 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
91170565 |
0 |
0 |
T1 |
49804 |
49723 |
0 |
0 |
T4 |
19184 |
18979 |
0 |
0 |
T5 |
2252 |
2168 |
0 |
0 |
T6 |
1754 |
1669 |
0 |
0 |
T17 |
1663 |
1619 |
0 |
0 |
T18 |
1391 |
1295 |
0 |
0 |
T19 |
1537 |
1494 |
0 |
0 |
T20 |
1973 |
1950 |
0 |
0 |
T21 |
2172 |
2111 |
0 |
0 |
T22 |
1246 |
1232 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
91170565 |
0 |
0 |
T1 |
49804 |
49723 |
0 |
0 |
T4 |
19184 |
18979 |
0 |
0 |
T5 |
2252 |
2168 |
0 |
0 |
T6 |
1754 |
1669 |
0 |
0 |
T17 |
1663 |
1619 |
0 |
0 |
T18 |
1391 |
1295 |
0 |
0 |
T19 |
1537 |
1494 |
0 |
0 |
T20 |
1973 |
1950 |
0 |
0 |
T21 |
2172 |
2111 |
0 |
0 |
T22 |
1246 |
1232 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
778 |
778 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
91170565 |
0 |
0 |
T1 |
49804 |
49723 |
0 |
0 |
T4 |
19184 |
18979 |
0 |
0 |
T5 |
2252 |
2168 |
0 |
0 |
T6 |
1754 |
1669 |
0 |
0 |
T17 |
1663 |
1619 |
0 |
0 |
T18 |
1391 |
1295 |
0 |
0 |
T19 |
1537 |
1494 |
0 |
0 |
T20 |
1973 |
1950 |
0 |
0 |
T21 |
2172 |
2111 |
0 |
0 |
T22 |
1246 |
1232 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
91170565 |
0 |
0 |
T1 |
49804 |
49723 |
0 |
0 |
T4 |
19184 |
18979 |
0 |
0 |
T5 |
2252 |
2168 |
0 |
0 |
T6 |
1754 |
1669 |
0 |
0 |
T17 |
1663 |
1619 |
0 |
0 |
T18 |
1391 |
1295 |
0 |
0 |
T19 |
1537 |
1494 |
0 |
0 |
T20 |
1973 |
1950 |
0 |
0 |
T21 |
2172 |
2111 |
0 |
0 |
T22 |
1246 |
1232 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
778 |
778 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
91170565 |
0 |
0 |
T1 |
49804 |
49723 |
0 |
0 |
T4 |
19184 |
18979 |
0 |
0 |
T5 |
2252 |
2168 |
0 |
0 |
T6 |
1754 |
1669 |
0 |
0 |
T17 |
1663 |
1619 |
0 |
0 |
T18 |
1391 |
1295 |
0 |
0 |
T19 |
1537 |
1494 |
0 |
0 |
T20 |
1973 |
1950 |
0 |
0 |
T21 |
2172 |
2111 |
0 |
0 |
T22 |
1246 |
1232 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93345215 |
91170565 |
0 |
0 |
T1 |
49804 |
49723 |
0 |
0 |
T4 |
19184 |
18979 |
0 |
0 |
T5 |
2252 |
2168 |
0 |
0 |
T6 |
1754 |
1669 |
0 |
0 |
T17 |
1663 |
1619 |
0 |
0 |
T18 |
1391 |
1295 |
0 |
0 |
T19 |
1537 |
1494 |
0 |
0 |
T20 |
1973 |
1950 |
0 |
0 |
T21 |
2172 |
2111 |
0 |
0 |
T22 |
1246 |
1232 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
778 |
778 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259359799 |
255139423 |
0 |
0 |
T1 |
207523 |
207183 |
0 |
0 |
T4 |
19776 |
19564 |
0 |
0 |
T5 |
4505 |
4336 |
0 |
0 |
T6 |
3191 |
3036 |
0 |
0 |
T17 |
6933 |
6750 |
0 |
0 |
T18 |
2543 |
2345 |
0 |
0 |
T19 |
9046 |
8791 |
0 |
0 |
T20 |
8223 |
8125 |
0 |
0 |
T21 |
9054 |
8799 |
0 |
0 |
T22 |
20783 |
20543 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259359799 |
255132738 |
0 |
2334 |
T1 |
207523 |
207177 |
0 |
3 |
T4 |
19776 |
19561 |
0 |
3 |
T5 |
4505 |
4333 |
0 |
3 |
T6 |
3191 |
3033 |
0 |
3 |
T17 |
6933 |
6747 |
0 |
3 |
T18 |
2543 |
2342 |
0 |
3 |
T19 |
9046 |
8788 |
0 |
3 |
T20 |
8223 |
8122 |
0 |
3 |
T21 |
9054 |
8796 |
0 |
3 |
T22 |
20783 |
20540 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259359799 |
22129 |
0 |
0 |
T1 |
207523 |
16 |
0 |
0 |
T4 |
19776 |
1 |
0 |
0 |
T5 |
4505 |
24 |
0 |
0 |
T6 |
3191 |
13 |
0 |
0 |
T17 |
6933 |
3 |
0 |
0 |
T18 |
2543 |
14 |
0 |
0 |
T19 |
9046 |
11 |
0 |
0 |
T20 |
8223 |
11 |
0 |
0 |
T21 |
9054 |
59 |
0 |
0 |
T22 |
20783 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
778 |
778 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259359799 |
255139423 |
0 |
0 |
T1 |
207523 |
207183 |
0 |
0 |
T4 |
19776 |
19564 |
0 |
0 |
T5 |
4505 |
4336 |
0 |
0 |
T6 |
3191 |
3036 |
0 |
0 |
T17 |
6933 |
6750 |
0 |
0 |
T18 |
2543 |
2345 |
0 |
0 |
T19 |
9046 |
8791 |
0 |
0 |
T20 |
8223 |
8125 |
0 |
0 |
T21 |
9054 |
8799 |
0 |
0 |
T22 |
20783 |
20543 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259359799 |
255139423 |
0 |
0 |
T1 |
207523 |
207183 |
0 |
0 |
T4 |
19776 |
19564 |
0 |
0 |
T5 |
4505 |
4336 |
0 |
0 |
T6 |
3191 |
3036 |
0 |
0 |
T17 |
6933 |
6750 |
0 |
0 |
T18 |
2543 |
2345 |
0 |
0 |
T19 |
9046 |
8791 |
0 |
0 |
T20 |
8223 |
8125 |
0 |
0 |
T21 |
9054 |
8799 |
0 |
0 |
T22 |
20783 |
20543 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
778 |
778 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259359799 |
255139423 |
0 |
0 |
T1 |
207523 |
207183 |
0 |
0 |
T4 |
19776 |
19564 |
0 |
0 |
T5 |
4505 |
4336 |
0 |
0 |
T6 |
3191 |
3036 |
0 |
0 |
T17 |
6933 |
6750 |
0 |
0 |
T18 |
2543 |
2345 |
0 |
0 |
T19 |
9046 |
8791 |
0 |
0 |
T20 |
8223 |
8125 |
0 |
0 |
T21 |
9054 |
8799 |
0 |
0 |
T22 |
20783 |
20543 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259359799 |
255132738 |
0 |
2334 |
T1 |
207523 |
207177 |
0 |
3 |
T4 |
19776 |
19561 |
0 |
3 |
T5 |
4505 |
4333 |
0 |
3 |
T6 |
3191 |
3033 |
0 |
3 |
T17 |
6933 |
6747 |
0 |
3 |
T18 |
2543 |
2342 |
0 |
3 |
T19 |
9046 |
8788 |
0 |
3 |
T20 |
8223 |
8122 |
0 |
3 |
T21 |
9054 |
8796 |
0 |
3 |
T22 |
20783 |
20540 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259359799 |
22695 |
0 |
0 |
T1 |
207523 |
20 |
0 |
0 |
T4 |
19776 |
1 |
0 |
0 |
T5 |
4505 |
16 |
0 |
0 |
T6 |
3191 |
11 |
0 |
0 |
T17 |
6933 |
3 |
0 |
0 |
T18 |
2543 |
11 |
0 |
0 |
T19 |
9046 |
13 |
0 |
0 |
T20 |
8223 |
7 |
0 |
0 |
T21 |
9054 |
57 |
0 |
0 |
T22 |
20783 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
778 |
778 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259359799 |
255139423 |
0 |
0 |
T1 |
207523 |
207183 |
0 |
0 |
T4 |
19776 |
19564 |
0 |
0 |
T5 |
4505 |
4336 |
0 |
0 |
T6 |
3191 |
3036 |
0 |
0 |
T17 |
6933 |
6750 |
0 |
0 |
T18 |
2543 |
2345 |
0 |
0 |
T19 |
9046 |
8791 |
0 |
0 |
T20 |
8223 |
8125 |
0 |
0 |
T21 |
9054 |
8799 |
0 |
0 |
T22 |
20783 |
20543 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259359799 |
255139423 |
0 |
0 |
T1 |
207523 |
207183 |
0 |
0 |
T4 |
19776 |
19564 |
0 |
0 |
T5 |
4505 |
4336 |
0 |
0 |
T6 |
3191 |
3036 |
0 |
0 |
T17 |
6933 |
6750 |
0 |
0 |
T18 |
2543 |
2345 |
0 |
0 |
T19 |
9046 |
8791 |
0 |
0 |
T20 |
8223 |
8125 |
0 |
0 |
T21 |
9054 |
8799 |
0 |
0 |
T22 |
20783 |
20543 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
778 |
778 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259359799 |
255139423 |
0 |
0 |
T1 |
207523 |
207183 |
0 |
0 |
T4 |
19776 |
19564 |
0 |
0 |
T5 |
4505 |
4336 |
0 |
0 |
T6 |
3191 |
3036 |
0 |
0 |
T17 |
6933 |
6750 |
0 |
0 |
T18 |
2543 |
2345 |
0 |
0 |
T19 |
9046 |
8791 |
0 |
0 |
T20 |
8223 |
8125 |
0 |
0 |
T21 |
9054 |
8799 |
0 |
0 |
T22 |
20783 |
20543 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259359799 |
255132738 |
0 |
2334 |
T1 |
207523 |
207177 |
0 |
3 |
T4 |
19776 |
19561 |
0 |
3 |
T5 |
4505 |
4333 |
0 |
3 |
T6 |
3191 |
3033 |
0 |
3 |
T17 |
6933 |
6747 |
0 |
3 |
T18 |
2543 |
2342 |
0 |
3 |
T19 |
9046 |
8788 |
0 |
3 |
T20 |
8223 |
8122 |
0 |
3 |
T21 |
9054 |
8796 |
0 |
3 |
T22 |
20783 |
20540 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259359799 |
22234 |
0 |
0 |
T1 |
207523 |
16 |
0 |
0 |
T4 |
19776 |
1 |
0 |
0 |
T5 |
4505 |
32 |
0 |
0 |
T6 |
3191 |
11 |
0 |
0 |
T17 |
6933 |
3 |
0 |
0 |
T18 |
2543 |
14 |
0 |
0 |
T19 |
9046 |
7 |
0 |
0 |
T20 |
8223 |
11 |
0 |
0 |
T21 |
9054 |
63 |
0 |
0 |
T22 |
20783 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
778 |
778 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259359799 |
255139423 |
0 |
0 |
T1 |
207523 |
207183 |
0 |
0 |
T4 |
19776 |
19564 |
0 |
0 |
T5 |
4505 |
4336 |
0 |
0 |
T6 |
3191 |
3036 |
0 |
0 |
T17 |
6933 |
6750 |
0 |
0 |
T18 |
2543 |
2345 |
0 |
0 |
T19 |
9046 |
8791 |
0 |
0 |
T20 |
8223 |
8125 |
0 |
0 |
T21 |
9054 |
8799 |
0 |
0 |
T22 |
20783 |
20543 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259359799 |
255139423 |
0 |
0 |
T1 |
207523 |
207183 |
0 |
0 |
T4 |
19776 |
19564 |
0 |
0 |
T5 |
4505 |
4336 |
0 |
0 |
T6 |
3191 |
3036 |
0 |
0 |
T17 |
6933 |
6750 |
0 |
0 |
T18 |
2543 |
2345 |
0 |
0 |
T19 |
9046 |
8791 |
0 |
0 |
T20 |
8223 |
8125 |
0 |
0 |
T21 |
9054 |
8799 |
0 |
0 |
T22 |
20783 |
20543 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
778 |
778 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259359799 |
255139423 |
0 |
0 |
T1 |
207523 |
207183 |
0 |
0 |
T4 |
19776 |
19564 |
0 |
0 |
T5 |
4505 |
4336 |
0 |
0 |
T6 |
3191 |
3036 |
0 |
0 |
T17 |
6933 |
6750 |
0 |
0 |
T18 |
2543 |
2345 |
0 |
0 |
T19 |
9046 |
8791 |
0 |
0 |
T20 |
8223 |
8125 |
0 |
0 |
T21 |
9054 |
8799 |
0 |
0 |
T22 |
20783 |
20543 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259359799 |
255132738 |
0 |
2334 |
T1 |
207523 |
207177 |
0 |
3 |
T4 |
19776 |
19561 |
0 |
3 |
T5 |
4505 |
4333 |
0 |
3 |
T6 |
3191 |
3033 |
0 |
3 |
T17 |
6933 |
6747 |
0 |
3 |
T18 |
2543 |
2342 |
0 |
3 |
T19 |
9046 |
8788 |
0 |
3 |
T20 |
8223 |
8122 |
0 |
3 |
T21 |
9054 |
8796 |
0 |
3 |
T22 |
20783 |
20540 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259359799 |
22295 |
0 |
0 |
T1 |
207523 |
20 |
0 |
0 |
T4 |
19776 |
1 |
0 |
0 |
T5 |
4505 |
28 |
0 |
0 |
T6 |
3191 |
11 |
0 |
0 |
T17 |
6933 |
3 |
0 |
0 |
T18 |
2543 |
18 |
0 |
0 |
T19 |
9046 |
13 |
0 |
0 |
T20 |
8223 |
20 |
0 |
0 |
T21 |
9054 |
60 |
0 |
0 |
T22 |
20783 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
778 |
778 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259359799 |
255139423 |
0 |
0 |
T1 |
207523 |
207183 |
0 |
0 |
T4 |
19776 |
19564 |
0 |
0 |
T5 |
4505 |
4336 |
0 |
0 |
T6 |
3191 |
3036 |
0 |
0 |
T17 |
6933 |
6750 |
0 |
0 |
T18 |
2543 |
2345 |
0 |
0 |
T19 |
9046 |
8791 |
0 |
0 |
T20 |
8223 |
8125 |
0 |
0 |
T21 |
9054 |
8799 |
0 |
0 |
T22 |
20783 |
20543 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259359799 |
255139423 |
0 |
0 |
T1 |
207523 |
207183 |
0 |
0 |
T4 |
19776 |
19564 |
0 |
0 |
T5 |
4505 |
4336 |
0 |
0 |
T6 |
3191 |
3036 |
0 |
0 |
T17 |
6933 |
6750 |
0 |
0 |
T18 |
2543 |
2345 |
0 |
0 |
T19 |
9046 |
8791 |
0 |
0 |
T20 |
8223 |
8125 |
0 |
0 |
T21 |
9054 |
8799 |
0 |
0 |
T22 |
20783 |
20543 |
0 |
0 |