Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_lost_calib_regwen_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_lost_calib_regwen_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_lost_calib_regwen_sva_if 100.00 100.00



Module Instance : tb.dut.clkmgr_lost_calib_regwen_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : clkmgr_lost_calib_regwen_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
RegwenOff_A 93345215 10005530 0 58


RegwenOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 93345215 10005530 0 58
T1 49804 10706 0 1
T2 0 46660 0 1
T3 0 172508 0 0
T4 19184 1221 0 1
T10 0 124763 0 0
T11 0 45503 0 0
T12 0 37185 0 1
T13 0 5910 0 1
T14 0 0 0 1
T16 0 0 0 1
T17 1663 0 0 0
T18 1391 0 0 0
T19 1537 0 0 0
T20 1973 0 0 0
T21 2172 0 0 0
T22 1246 0 0 0
T23 2118 0 0 0
T24 1115 0 0 0
T25 0 593 0 1
T33 0 1085 0 1
T114 0 0 0 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%