Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T6,T1
10CoveredT6,T19,T20
11CoveredT6,T19,T20

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 242715359 2970 0 0
g_div2.Div2Whole_A 242715359 3546 0 0
g_div4.Div4Stepped_A 120524439 2917 0 0
g_div4.Div4Whole_A 120524439 3354 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 242715359 2970 0 0
T1 199216 0 0 0
T3 0 53 0 0
T4 18985 0 0 0
T6 3064 4 0 0
T10 0 62 0 0
T17 6655 0 0 0
T18 2312 0 0 0
T19 8683 7 0 0
T20 7894 7 0 0
T21 8692 0 0 0
T22 19952 0 0 0
T23 2119 0 0 0
T28 0 3 0 0
T72 0 1 0 0
T94 0 5 0 0
T111 0 8 0 0
T112 0 4 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 242715359 3546 0 0
T1 199216 0 0 0
T3 0 53 0 0
T4 18985 0 0 0
T6 3064 5 0 0
T10 0 86 0 0
T17 6655 0 0 0
T18 2312 0 0 0
T19 8683 8 0 0
T20 7894 8 0 0
T21 8692 0 0 0
T22 19952 0 0 0
T23 2119 0 0 0
T28 0 4 0 0
T72 0 1 0 0
T94 0 3 0 0
T111 0 8 0 0
T112 0 5 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 120524439 2917 0 0
T1 99535 0 0 0
T3 0 53 0 0
T4 9460 0 0 0
T6 1638 4 0 0
T10 0 57 0 0
T17 3302 0 0 0
T18 1109 0 0 0
T19 4875 7 0 0
T20 4308 7 0 0
T21 4293 0 0 0
T22 9909 0 0 0
T23 1006 0 0 0
T28 0 3 0 0
T72 0 1 0 0
T94 0 5 0 0
T111 0 8 0 0
T112 0 4 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 120524439 3354 0 0
T1 99535 0 0 0
T3 0 53 0 0
T4 9460 0 0 0
T6 1638 5 0 0
T10 0 53 0 0
T17 3302 0 0 0
T18 1109 0 0 0
T19 4875 8 0 0
T20 4308 7 0 0
T21 4293 0 0 0
T22 9909 0 0 0
T23 1006 0 0 0
T28 0 4 0 0
T72 0 1 0 0
T94 0 3 0 0
T111 0 8 0 0
T112 0 4 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T6,T1
10CoveredT6,T19,T20
11CoveredT6,T19,T20

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 242715359 2970 0 0
g_div2.Div2Whole_A 242715359 3546 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 242715359 2970 0 0
T1 199216 0 0 0
T3 0 53 0 0
T4 18985 0 0 0
T6 3064 4 0 0
T10 0 62 0 0
T17 6655 0 0 0
T18 2312 0 0 0
T19 8683 7 0 0
T20 7894 7 0 0
T21 8692 0 0 0
T22 19952 0 0 0
T23 2119 0 0 0
T28 0 3 0 0
T72 0 1 0 0
T94 0 5 0 0
T111 0 8 0 0
T112 0 4 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 242715359 3546 0 0
T1 199216 0 0 0
T3 0 53 0 0
T4 18985 0 0 0
T6 3064 5 0 0
T10 0 86 0 0
T17 6655 0 0 0
T18 2312 0 0 0
T19 8683 8 0 0
T20 7894 8 0 0
T21 8692 0 0 0
T22 19952 0 0 0
T23 2119 0 0 0
T28 0 4 0 0
T72 0 1 0 0
T94 0 3 0 0
T111 0 8 0 0
T112 0 5 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T6,T1
10CoveredT6,T19,T20
11CoveredT6,T19,T20

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 120524439 2917 0 0
g_div4.Div4Whole_A 120524439 3354 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 120524439 2917 0 0
T1 99535 0 0 0
T3 0 53 0 0
T4 9460 0 0 0
T6 1638 4 0 0
T10 0 57 0 0
T17 3302 0 0 0
T18 1109 0 0 0
T19 4875 7 0 0
T20 4308 7 0 0
T21 4293 0 0 0
T22 9909 0 0 0
T23 1006 0 0 0
T28 0 3 0 0
T72 0 1 0 0
T94 0 5 0 0
T111 0 8 0 0
T112 0 4 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 120524439 3354 0 0
T1 99535 0 0 0
T3 0 53 0 0
T4 9460 0 0 0
T6 1638 5 0 0
T10 0 53 0 0
T17 3302 0 0 0
T18 1109 0 0 0
T19 4875 8 0 0
T20 4308 7 0 0
T21 4293 0 0 0
T22 9909 0 0 0
T23 1006 0 0 0
T28 0 4 0 0
T72 0 1 0 0
T94 0 3 0 0
T111 0 8 0 0
T112 0 4 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%