Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
589438 |
0 |
0 |
T1 |
696734 |
354 |
0 |
0 |
T2 |
476135 |
158 |
0 |
0 |
T3 |
329344 |
154 |
0 |
0 |
T8 |
0 |
18840 |
0 |
0 |
T9 |
0 |
280 |
0 |
0 |
T10 |
0 |
5116 |
0 |
0 |
T11 |
0 |
494 |
0 |
0 |
T15 |
14916 |
0 |
0 |
0 |
T16 |
11326 |
0 |
0 |
0 |
T17 |
32768 |
0 |
0 |
0 |
T18 |
8159 |
0 |
0 |
0 |
T19 |
7948 |
0 |
0 |
0 |
T20 |
9463 |
0 |
0 |
0 |
T21 |
10392 |
0 |
0 |
0 |
T27 |
0 |
844 |
0 |
0 |
T28 |
0 |
270 |
0 |
0 |
T29 |
0 |
818 |
0 |
0 |
T58 |
10228 |
2 |
0 |
0 |
T59 |
5342 |
3 |
0 |
0 |
T61 |
11178 |
6 |
0 |
0 |
T62 |
12420 |
3 |
0 |
0 |
T65 |
11326 |
4 |
0 |
0 |
T121 |
6638 |
1 |
0 |
0 |
T122 |
5628 |
5 |
0 |
0 |
T123 |
11954 |
4 |
0 |
0 |
T124 |
15806 |
9 |
0 |
0 |
T125 |
12412 |
1 |
0 |
0 |
T126 |
16796 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
589041 |
0 |
0 |
T1 |
360318 |
354 |
0 |
0 |
T2 |
134466 |
158 |
0 |
0 |
T3 |
107772 |
154 |
0 |
0 |
T8 |
0 |
18840 |
0 |
0 |
T9 |
0 |
280 |
0 |
0 |
T10 |
0 |
5116 |
0 |
0 |
T11 |
0 |
494 |
0 |
0 |
T15 |
5368 |
0 |
0 |
0 |
T16 |
6760 |
0 |
0 |
0 |
T17 |
10560 |
0 |
0 |
0 |
T18 |
3464 |
0 |
0 |
0 |
T19 |
4749 |
0 |
0 |
0 |
T20 |
5613 |
0 |
0 |
0 |
T21 |
3578 |
0 |
0 |
0 |
T27 |
0 |
844 |
0 |
0 |
T28 |
0 |
270 |
0 |
0 |
T29 |
0 |
818 |
0 |
0 |
T58 |
4117 |
2 |
0 |
0 |
T59 |
8194 |
3 |
0 |
0 |
T61 |
4700 |
6 |
0 |
0 |
T62 |
29770 |
3 |
0 |
0 |
T65 |
9880 |
4 |
0 |
0 |
T121 |
17582 |
1 |
0 |
0 |
T122 |
16356 |
5 |
0 |
0 |
T123 |
22512 |
4 |
0 |
0 |
T124 |
13650 |
9 |
0 |
0 |
T125 |
11561 |
1 |
0 |
0 |
T126 |
7485 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
263348417 |
15520 |
0 |
0 |
T1 |
146066 |
26 |
0 |
0 |
T2 |
117250 |
12 |
0 |
0 |
T3 |
77895 |
14 |
0 |
0 |
T8 |
0 |
916 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
3530 |
0 |
0 |
0 |
T16 |
2387 |
0 |
0 |
0 |
T17 |
7755 |
0 |
0 |
0 |
T18 |
1949 |
0 |
0 |
0 |
T19 |
1700 |
0 |
0 |
0 |
T20 |
2019 |
0 |
0 |
0 |
T21 |
2550 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88164483 |
15520 |
0 |
0 |
T1 |
143032 |
26 |
0 |
0 |
T2 |
30534 |
12 |
0 |
0 |
T3 |
34079 |
14 |
0 |
0 |
T8 |
0 |
916 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
1249 |
0 |
0 |
0 |
T16 |
2462 |
0 |
0 |
0 |
T17 |
2019 |
0 |
0 |
0 |
T18 |
995 |
0 |
0 |
0 |
T19 |
1737 |
0 |
0 |
0 |
T20 |
2041 |
0 |
0 |
0 |
T21 |
748 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
263348417 |
21254 |
0 |
0 |
T1 |
146066 |
26 |
0 |
0 |
T2 |
117250 |
12 |
0 |
0 |
T3 |
77895 |
14 |
0 |
0 |
T8 |
0 |
926 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
3530 |
0 |
0 |
0 |
T16 |
2387 |
0 |
0 |
0 |
T17 |
7755 |
0 |
0 |
0 |
T18 |
1949 |
0 |
0 |
0 |
T19 |
1700 |
0 |
0 |
0 |
T20 |
2019 |
0 |
0 |
0 |
T21 |
2550 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88164483 |
21269 |
0 |
0 |
T1 |
143032 |
26 |
0 |
0 |
T2 |
30534 |
12 |
0 |
0 |
T3 |
34079 |
14 |
0 |
0 |
T8 |
0 |
926 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
1249 |
0 |
0 |
0 |
T16 |
2462 |
0 |
0 |
0 |
T17 |
2019 |
0 |
0 |
0 |
T18 |
995 |
0 |
0 |
0 |
T19 |
1737 |
0 |
0 |
0 |
T20 |
2041 |
0 |
0 |
0 |
T21 |
748 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88164483 |
21244 |
0 |
0 |
T1 |
143032 |
26 |
0 |
0 |
T2 |
30534 |
12 |
0 |
0 |
T3 |
34079 |
14 |
0 |
0 |
T8 |
0 |
926 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
1249 |
0 |
0 |
0 |
T16 |
2462 |
0 |
0 |
0 |
T17 |
2019 |
0 |
0 |
0 |
T18 |
995 |
0 |
0 |
0 |
T19 |
1737 |
0 |
0 |
0 |
T20 |
2041 |
0 |
0 |
0 |
T21 |
748 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
263348417 |
21256 |
0 |
0 |
T1 |
146066 |
26 |
0 |
0 |
T2 |
117250 |
12 |
0 |
0 |
T3 |
77895 |
14 |
0 |
0 |
T8 |
0 |
926 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
3530 |
0 |
0 |
0 |
T16 |
2387 |
0 |
0 |
0 |
T17 |
7755 |
0 |
0 |
0 |
T18 |
1949 |
0 |
0 |
0 |
T19 |
1700 |
0 |
0 |
0 |
T20 |
2019 |
0 |
0 |
0 |
T21 |
2550 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130888035 |
15520 |
0 |
0 |
T1 |
72994 |
26 |
0 |
0 |
T2 |
58918 |
12 |
0 |
0 |
T3 |
38922 |
14 |
0 |
0 |
T8 |
0 |
916 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
1846 |
0 |
0 |
0 |
T16 |
1140 |
0 |
0 |
0 |
T17 |
4262 |
0 |
0 |
0 |
T18 |
910 |
0 |
0 |
0 |
T19 |
783 |
0 |
0 |
0 |
T20 |
943 |
0 |
0 |
0 |
T21 |
1242 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88164483 |
15520 |
0 |
0 |
T1 |
143032 |
26 |
0 |
0 |
T2 |
30534 |
12 |
0 |
0 |
T3 |
34079 |
14 |
0 |
0 |
T8 |
0 |
916 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
1249 |
0 |
0 |
0 |
T16 |
2462 |
0 |
0 |
0 |
T17 |
2019 |
0 |
0 |
0 |
T18 |
995 |
0 |
0 |
0 |
T19 |
1737 |
0 |
0 |
0 |
T20 |
2041 |
0 |
0 |
0 |
T21 |
748 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130888035 |
21190 |
0 |
0 |
T1 |
72994 |
26 |
0 |
0 |
T2 |
58918 |
12 |
0 |
0 |
T3 |
38922 |
14 |
0 |
0 |
T8 |
0 |
926 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
1846 |
0 |
0 |
0 |
T16 |
1140 |
0 |
0 |
0 |
T17 |
4262 |
0 |
0 |
0 |
T18 |
910 |
0 |
0 |
0 |
T19 |
783 |
0 |
0 |
0 |
T20 |
943 |
0 |
0 |
0 |
T21 |
1242 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88164483 |
21206 |
0 |
0 |
T1 |
143032 |
26 |
0 |
0 |
T2 |
30534 |
12 |
0 |
0 |
T3 |
34079 |
14 |
0 |
0 |
T8 |
0 |
926 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
1249 |
0 |
0 |
0 |
T16 |
2462 |
0 |
0 |
0 |
T17 |
2019 |
0 |
0 |
0 |
T18 |
995 |
0 |
0 |
0 |
T19 |
1737 |
0 |
0 |
0 |
T20 |
2041 |
0 |
0 |
0 |
T21 |
748 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88164483 |
21185 |
0 |
0 |
T1 |
143032 |
26 |
0 |
0 |
T2 |
30534 |
12 |
0 |
0 |
T3 |
34079 |
14 |
0 |
0 |
T8 |
0 |
926 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
1249 |
0 |
0 |
0 |
T16 |
2462 |
0 |
0 |
0 |
T17 |
2019 |
0 |
0 |
0 |
T18 |
995 |
0 |
0 |
0 |
T19 |
1737 |
0 |
0 |
0 |
T20 |
2041 |
0 |
0 |
0 |
T21 |
748 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130888035 |
21193 |
0 |
0 |
T1 |
72994 |
26 |
0 |
0 |
T2 |
58918 |
12 |
0 |
0 |
T3 |
38922 |
14 |
0 |
0 |
T8 |
0 |
926 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
1846 |
0 |
0 |
0 |
T16 |
1140 |
0 |
0 |
0 |
T17 |
4262 |
0 |
0 |
0 |
T18 |
910 |
0 |
0 |
0 |
T19 |
783 |
0 |
0 |
0 |
T20 |
943 |
0 |
0 |
0 |
T21 |
1242 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
65443577 |
15520 |
0 |
0 |
T1 |
36497 |
26 |
0 |
0 |
T2 |
29457 |
12 |
0 |
0 |
T3 |
19461 |
14 |
0 |
0 |
T8 |
0 |
916 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
922 |
0 |
0 |
0 |
T16 |
570 |
0 |
0 |
0 |
T17 |
2130 |
0 |
0 |
0 |
T18 |
455 |
0 |
0 |
0 |
T19 |
391 |
0 |
0 |
0 |
T20 |
471 |
0 |
0 |
0 |
T21 |
621 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88164483 |
15520 |
0 |
0 |
T1 |
143032 |
26 |
0 |
0 |
T2 |
30534 |
12 |
0 |
0 |
T3 |
34079 |
14 |
0 |
0 |
T8 |
0 |
916 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
1249 |
0 |
0 |
0 |
T16 |
2462 |
0 |
0 |
0 |
T17 |
2019 |
0 |
0 |
0 |
T18 |
995 |
0 |
0 |
0 |
T19 |
1737 |
0 |
0 |
0 |
T20 |
2041 |
0 |
0 |
0 |
T21 |
748 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
65443577 |
21226 |
0 |
0 |
T1 |
36497 |
26 |
0 |
0 |
T2 |
29457 |
12 |
0 |
0 |
T3 |
19461 |
14 |
0 |
0 |
T8 |
0 |
926 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
922 |
0 |
0 |
0 |
T16 |
570 |
0 |
0 |
0 |
T17 |
2130 |
0 |
0 |
0 |
T18 |
455 |
0 |
0 |
0 |
T19 |
391 |
0 |
0 |
0 |
T20 |
471 |
0 |
0 |
0 |
T21 |
621 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88164483 |
21259 |
0 |
0 |
T1 |
143032 |
26 |
0 |
0 |
T2 |
30534 |
12 |
0 |
0 |
T3 |
34079 |
14 |
0 |
0 |
T8 |
0 |
926 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
1249 |
0 |
0 |
0 |
T16 |
2462 |
0 |
0 |
0 |
T17 |
2019 |
0 |
0 |
0 |
T18 |
995 |
0 |
0 |
0 |
T19 |
1737 |
0 |
0 |
0 |
T20 |
2041 |
0 |
0 |
0 |
T21 |
748 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88164483 |
21225 |
0 |
0 |
T1 |
143032 |
26 |
0 |
0 |
T2 |
30534 |
12 |
0 |
0 |
T3 |
34079 |
14 |
0 |
0 |
T8 |
0 |
926 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
1249 |
0 |
0 |
0 |
T16 |
2462 |
0 |
0 |
0 |
T17 |
2019 |
0 |
0 |
0 |
T18 |
995 |
0 |
0 |
0 |
T19 |
1737 |
0 |
0 |
0 |
T20 |
2041 |
0 |
0 |
0 |
T21 |
748 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
65443577 |
21231 |
0 |
0 |
T1 |
36497 |
26 |
0 |
0 |
T2 |
29457 |
12 |
0 |
0 |
T3 |
19461 |
14 |
0 |
0 |
T8 |
0 |
926 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
922 |
0 |
0 |
0 |
T16 |
570 |
0 |
0 |
0 |
T17 |
2130 |
0 |
0 |
0 |
T18 |
455 |
0 |
0 |
0 |
T19 |
391 |
0 |
0 |
0 |
T20 |
471 |
0 |
0 |
0 |
T21 |
621 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
281106534 |
15520 |
0 |
0 |
T1 |
152157 |
26 |
0 |
0 |
T2 |
122140 |
12 |
0 |
0 |
T3 |
81143 |
14 |
0 |
0 |
T8 |
0 |
916 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
3677 |
0 |
0 |
0 |
T16 |
2487 |
0 |
0 |
0 |
T17 |
8078 |
0 |
0 |
0 |
T18 |
2030 |
0 |
0 |
0 |
T19 |
1771 |
0 |
0 |
0 |
T20 |
2103 |
0 |
0 |
0 |
T21 |
2747 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88164483 |
15520 |
0 |
0 |
T1 |
143032 |
26 |
0 |
0 |
T2 |
30534 |
12 |
0 |
0 |
T3 |
34079 |
14 |
0 |
0 |
T8 |
0 |
916 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
1249 |
0 |
0 |
0 |
T16 |
2462 |
0 |
0 |
0 |
T17 |
2019 |
0 |
0 |
0 |
T18 |
995 |
0 |
0 |
0 |
T19 |
1737 |
0 |
0 |
0 |
T20 |
2041 |
0 |
0 |
0 |
T21 |
748 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
281106534 |
21408 |
0 |
0 |
T1 |
152157 |
26 |
0 |
0 |
T2 |
122140 |
12 |
0 |
0 |
T3 |
81143 |
14 |
0 |
0 |
T8 |
0 |
926 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
3677 |
0 |
0 |
0 |
T16 |
2487 |
0 |
0 |
0 |
T17 |
8078 |
0 |
0 |
0 |
T18 |
2030 |
0 |
0 |
0 |
T19 |
1771 |
0 |
0 |
0 |
T20 |
2103 |
0 |
0 |
0 |
T21 |
2747 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88164483 |
21420 |
0 |
0 |
T1 |
143032 |
26 |
0 |
0 |
T2 |
30534 |
12 |
0 |
0 |
T3 |
34079 |
14 |
0 |
0 |
T8 |
0 |
926 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
1249 |
0 |
0 |
0 |
T16 |
2462 |
0 |
0 |
0 |
T17 |
2019 |
0 |
0 |
0 |
T18 |
995 |
0 |
0 |
0 |
T19 |
1737 |
0 |
0 |
0 |
T20 |
2041 |
0 |
0 |
0 |
T21 |
748 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88164483 |
21399 |
0 |
0 |
T1 |
143032 |
26 |
0 |
0 |
T2 |
30534 |
12 |
0 |
0 |
T3 |
34079 |
14 |
0 |
0 |
T8 |
0 |
926 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
1249 |
0 |
0 |
0 |
T16 |
2462 |
0 |
0 |
0 |
T17 |
2019 |
0 |
0 |
0 |
T18 |
995 |
0 |
0 |
0 |
T19 |
1737 |
0 |
0 |
0 |
T20 |
2041 |
0 |
0 |
0 |
T21 |
748 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
281106534 |
21410 |
0 |
0 |
T1 |
152157 |
26 |
0 |
0 |
T2 |
122140 |
12 |
0 |
0 |
T3 |
81143 |
14 |
0 |
0 |
T8 |
0 |
926 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
3677 |
0 |
0 |
0 |
T16 |
2487 |
0 |
0 |
0 |
T17 |
8078 |
0 |
0 |
0 |
T18 |
2030 |
0 |
0 |
0 |
T19 |
1771 |
0 |
0 |
0 |
T20 |
2103 |
0 |
0 |
0 |
T21 |
2747 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134942336 |
15074 |
0 |
0 |
T1 |
73036 |
26 |
0 |
0 |
T2 |
58627 |
12 |
0 |
0 |
T3 |
38950 |
14 |
0 |
0 |
T8 |
0 |
916 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
1765 |
0 |
0 |
0 |
T16 |
1193 |
0 |
0 |
0 |
T17 |
3877 |
0 |
0 |
0 |
T18 |
975 |
0 |
0 |
0 |
T19 |
851 |
0 |
0 |
0 |
T20 |
1009 |
0 |
0 |
0 |
T21 |
1348 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88164483 |
15520 |
0 |
0 |
T1 |
143032 |
26 |
0 |
0 |
T2 |
30534 |
12 |
0 |
0 |
T3 |
34079 |
14 |
0 |
0 |
T8 |
0 |
916 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
1249 |
0 |
0 |
0 |
T16 |
2462 |
0 |
0 |
0 |
T17 |
2019 |
0 |
0 |
0 |
T18 |
995 |
0 |
0 |
0 |
T19 |
1737 |
0 |
0 |
0 |
T20 |
2041 |
0 |
0 |
0 |
T21 |
748 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134942336 |
21135 |
0 |
0 |
T1 |
73036 |
26 |
0 |
0 |
T2 |
58627 |
12 |
0 |
0 |
T3 |
38950 |
14 |
0 |
0 |
T8 |
0 |
926 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
1765 |
0 |
0 |
0 |
T16 |
1193 |
0 |
0 |
0 |
T17 |
3877 |
0 |
0 |
0 |
T18 |
975 |
0 |
0 |
0 |
T19 |
851 |
0 |
0 |
0 |
T20 |
1009 |
0 |
0 |
0 |
T21 |
1348 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88164483 |
21313 |
0 |
0 |
T1 |
143032 |
26 |
0 |
0 |
T2 |
30534 |
12 |
0 |
0 |
T3 |
34079 |
14 |
0 |
0 |
T8 |
0 |
926 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
1249 |
0 |
0 |
0 |
T16 |
2462 |
0 |
0 |
0 |
T17 |
2019 |
0 |
0 |
0 |
T18 |
995 |
0 |
0 |
0 |
T19 |
1737 |
0 |
0 |
0 |
T20 |
2041 |
0 |
0 |
0 |
T21 |
748 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88164483 |
20946 |
0 |
0 |
T1 |
143032 |
26 |
0 |
0 |
T2 |
30534 |
12 |
0 |
0 |
T3 |
34079 |
14 |
0 |
0 |
T8 |
0 |
926 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
1249 |
0 |
0 |
0 |
T16 |
2462 |
0 |
0 |
0 |
T17 |
2019 |
0 |
0 |
0 |
T18 |
995 |
0 |
0 |
0 |
T19 |
1737 |
0 |
0 |
0 |
T20 |
2041 |
0 |
0 |
0 |
T21 |
748 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134942336 |
21183 |
0 |
0 |
T1 |
73036 |
26 |
0 |
0 |
T2 |
58627 |
12 |
0 |
0 |
T3 |
38950 |
14 |
0 |
0 |
T8 |
0 |
926 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
308 |
0 |
0 |
T11 |
0 |
42 |
0 |
0 |
T15 |
1765 |
0 |
0 |
0 |
T16 |
1193 |
0 |
0 |
0 |
T17 |
3877 |
0 |
0 |
0 |
T18 |
975 |
0 |
0 |
0 |
T19 |
851 |
0 |
0 |
0 |
T20 |
1009 |
0 |
0 |
0 |
T21 |
1348 |
0 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T54,T55,T56 |
1 | 0 | Covered | T54,T55,T56 |
1 | 1 | Covered | T55,T127,T124 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T54,T55,T56 |
1 | 0 | Covered | T55,T127,T124 |
1 | 1 | Covered | T54,T55,T56 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88164483 |
37 |
0 |
0 |
T54 |
3267 |
1 |
0 |
0 |
T55 |
7509 |
3 |
0 |
0 |
T56 |
5005 |
2 |
0 |
0 |
T58 |
10228 |
1 |
0 |
0 |
T60 |
10195 |
2 |
0 |
0 |
T61 |
5589 |
2 |
0 |
0 |
T62 |
6210 |
2 |
0 |
0 |
T63 |
3304 |
1 |
0 |
0 |
T65 |
5663 |
1 |
0 |
0 |
T127 |
11812 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
263348417 |
37 |
0 |
0 |
T54 |
10115 |
1 |
0 |
0 |
T55 |
14417 |
3 |
0 |
0 |
T56 |
19220 |
2 |
0 |
0 |
T58 |
10018 |
1 |
0 |
0 |
T60 |
57571 |
2 |
0 |
0 |
T61 |
5474 |
2 |
0 |
0 |
T62 |
31379 |
2 |
0 |
0 |
T63 |
63437 |
1 |
0 |
0 |
T65 |
10873 |
1 |
0 |
0 |
T127 |
45358 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T55,T56,T60 |
1 | 0 | Covered | T55,T56,T60 |
1 | 1 | Covered | T58,T61,T124 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T55,T56,T60 |
1 | 0 | Covered | T58,T61,T124 |
1 | 1 | Covered | T55,T56,T60 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88164483 |
35 |
0 |
0 |
T55 |
7509 |
3 |
0 |
0 |
T56 |
5005 |
1 |
0 |
0 |
T58 |
10228 |
4 |
0 |
0 |
T59 |
2671 |
1 |
0 |
0 |
T60 |
10195 |
1 |
0 |
0 |
T61 |
5589 |
3 |
0 |
0 |
T62 |
6210 |
2 |
0 |
0 |
T63 |
3304 |
1 |
0 |
0 |
T121 |
6638 |
1 |
0 |
0 |
T127 |
11812 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
263348417 |
35 |
0 |
0 |
T55 |
14417 |
3 |
0 |
0 |
T56 |
19220 |
1 |
0 |
0 |
T58 |
10018 |
4 |
0 |
0 |
T59 |
9161 |
1 |
0 |
0 |
T60 |
57571 |
1 |
0 |
0 |
T61 |
5474 |
3 |
0 |
0 |
T62 |
31379 |
2 |
0 |
0 |
T63 |
63437 |
1 |
0 |
0 |
T121 |
37490 |
1 |
0 |
0 |
T127 |
45358 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T59,T61,T62 |
1 | 0 | Covered | T59,T61,T62 |
1 | 1 | Covered | T61,T122,T123 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T59,T61,T62 |
1 | 0 | Covered | T61,T122,T123 |
1 | 1 | Covered | T59,T61,T62 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88164483 |
33 |
0 |
0 |
T59 |
2671 |
1 |
0 |
0 |
T61 |
5589 |
4 |
0 |
0 |
T62 |
6210 |
1 |
0 |
0 |
T65 |
5663 |
2 |
0 |
0 |
T121 |
6638 |
1 |
0 |
0 |
T122 |
2814 |
3 |
0 |
0 |
T123 |
5977 |
2 |
0 |
0 |
T124 |
7903 |
5 |
0 |
0 |
T125 |
12412 |
1 |
0 |
0 |
T126 |
16796 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130888035 |
33 |
0 |
0 |
T59 |
4097 |
1 |
0 |
0 |
T61 |
2350 |
4 |
0 |
0 |
T62 |
14885 |
1 |
0 |
0 |
T65 |
4940 |
2 |
0 |
0 |
T121 |
17582 |
1 |
0 |
0 |
T122 |
8178 |
3 |
0 |
0 |
T123 |
11256 |
2 |
0 |
0 |
T124 |
6825 |
5 |
0 |
0 |
T125 |
11561 |
1 |
0 |
0 |
T126 |
7485 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T58,T59,T61 |
1 | 0 | Covered | T58,T59,T61 |
1 | 1 | Covered | T61,T123,T124 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T58,T59,T61 |
1 | 0 | Covered | T61,T123,T124 |
1 | 1 | Covered | T58,T59,T61 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88164483 |
35 |
0 |
0 |
T58 |
10228 |
2 |
0 |
0 |
T59 |
2671 |
2 |
0 |
0 |
T61 |
5589 |
2 |
0 |
0 |
T62 |
6210 |
2 |
0 |
0 |
T65 |
5663 |
2 |
0 |
0 |
T122 |
2814 |
2 |
0 |
0 |
T123 |
5977 |
2 |
0 |
0 |
T124 |
7903 |
4 |
0 |
0 |
T128 |
5324 |
1 |
0 |
0 |
T129 |
4723 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130888035 |
35 |
0 |
0 |
T58 |
4117 |
2 |
0 |
0 |
T59 |
4097 |
2 |
0 |
0 |
T61 |
2350 |
2 |
0 |
0 |
T62 |
14885 |
2 |
0 |
0 |
T65 |
4940 |
2 |
0 |
0 |
T122 |
8178 |
2 |
0 |
0 |
T123 |
11256 |
2 |
0 |
0 |
T124 |
6825 |
4 |
0 |
0 |
T128 |
4665 |
1 |
0 |
0 |
T129 |
27654 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T54,T55,T56 |
1 | 0 | Covered | T54,T55,T56 |
1 | 1 | Covered | T124,T130 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T54,T55,T56 |
1 | 0 | Covered | T124,T130 |
1 | 1 | Covered | T54,T55,T56 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88164483 |
28 |
0 |
0 |
T54 |
3267 |
1 |
0 |
0 |
T55 |
7509 |
1 |
0 |
0 |
T56 |
5005 |
2 |
0 |
0 |
T62 |
6210 |
1 |
0 |
0 |
T63 |
3304 |
1 |
0 |
0 |
T64 |
8571 |
1 |
0 |
0 |
T121 |
6638 |
2 |
0 |
0 |
T123 |
5977 |
1 |
0 |
0 |
T127 |
11812 |
1 |
0 |
0 |
T129 |
4723 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
65443577 |
28 |
0 |
0 |
T54 |
2267 |
1 |
0 |
0 |
T55 |
3159 |
1 |
0 |
0 |
T56 |
4490 |
2 |
0 |
0 |
T62 |
7443 |
1 |
0 |
0 |
T63 |
15627 |
1 |
0 |
0 |
T64 |
1831 |
1 |
0 |
0 |
T121 |
8790 |
2 |
0 |
0 |
T123 |
5631 |
1 |
0 |
0 |
T127 |
10866 |
1 |
0 |
0 |
T129 |
13828 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T55,T56,T64 |
1 | 0 | Covered | T55,T56,T64 |
1 | 1 | Covered | T124,T131,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T55,T56,T64 |
1 | 0 | Covered | T124,T131,T132 |
1 | 1 | Covered | T55,T56,T64 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88164483 |
27 |
0 |
0 |
T55 |
7509 |
2 |
0 |
0 |
T56 |
5005 |
2 |
0 |
0 |
T63 |
3304 |
1 |
0 |
0 |
T64 |
8571 |
1 |
0 |
0 |
T121 |
6638 |
2 |
0 |
0 |
T123 |
5977 |
1 |
0 |
0 |
T124 |
7903 |
3 |
0 |
0 |
T130 |
3136 |
1 |
0 |
0 |
T133 |
2587 |
1 |
0 |
0 |
T134 |
5461 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
65443577 |
27 |
0 |
0 |
T55 |
3159 |
2 |
0 |
0 |
T56 |
4490 |
2 |
0 |
0 |
T63 |
15627 |
1 |
0 |
0 |
T64 |
1831 |
1 |
0 |
0 |
T121 |
8790 |
2 |
0 |
0 |
T123 |
5631 |
1 |
0 |
0 |
T124 |
3414 |
3 |
0 |
0 |
T130 |
5543 |
1 |
0 |
0 |
T133 |
5468 |
1 |
0 |
0 |
T134 |
5842 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T54,T56,T64 |
1 | 0 | Covered | T54,T56,T64 |
1 | 1 | Covered | T63,T122,T130 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T54,T56,T64 |
1 | 0 | Covered | T63,T122,T130 |
1 | 1 | Covered | T54,T56,T64 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88164483 |
36 |
0 |
0 |
T54 |
3267 |
1 |
0 |
0 |
T56 |
5005 |
1 |
0 |
0 |
T58 |
10228 |
1 |
0 |
0 |
T61 |
5589 |
1 |
0 |
0 |
T62 |
6210 |
3 |
0 |
0 |
T63 |
3304 |
2 |
0 |
0 |
T64 |
8571 |
3 |
0 |
0 |
T65 |
5663 |
1 |
0 |
0 |
T122 |
2814 |
2 |
0 |
0 |
T128 |
5324 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
281106534 |
36 |
0 |
0 |
T54 |
10537 |
1 |
0 |
0 |
T56 |
20022 |
1 |
0 |
0 |
T58 |
10436 |
1 |
0 |
0 |
T61 |
5703 |
1 |
0 |
0 |
T62 |
32688 |
3 |
0 |
0 |
T63 |
66082 |
2 |
0 |
0 |
T64 |
8929 |
3 |
0 |
0 |
T65 |
11327 |
1 |
0 |
0 |
T122 |
17592 |
2 |
0 |
0 |
T128 |
10866 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T56,T64,T60 |
1 | 0 | Covered | T56,T64,T60 |
1 | 1 | Covered | T64,T59,T63 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T56,T64,T60 |
1 | 0 | Covered | T64,T59,T63 |
1 | 1 | Covered | T56,T64,T60 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88164483 |
40 |
0 |
0 |
T56 |
5005 |
3 |
0 |
0 |
T58 |
10228 |
2 |
0 |
0 |
T59 |
2671 |
3 |
0 |
0 |
T60 |
10195 |
1 |
0 |
0 |
T61 |
5589 |
1 |
0 |
0 |
T62 |
6210 |
1 |
0 |
0 |
T63 |
3304 |
2 |
0 |
0 |
T64 |
8571 |
3 |
0 |
0 |
T65 |
5663 |
1 |
0 |
0 |
T122 |
2814 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
281106534 |
40 |
0 |
0 |
T56 |
20022 |
3 |
0 |
0 |
T58 |
10436 |
2 |
0 |
0 |
T59 |
9543 |
3 |
0 |
0 |
T60 |
59971 |
1 |
0 |
0 |
T61 |
5703 |
1 |
0 |
0 |
T62 |
32688 |
1 |
0 |
0 |
T63 |
66082 |
2 |
0 |
0 |
T64 |
8929 |
3 |
0 |
0 |
T65 |
11327 |
1 |
0 |
0 |
T122 |
17592 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T56,T64,T60 |
1 | 0 | Covered | T56,T64,T60 |
1 | 1 | Covered | T60,T65,T135 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T56,T64,T60 |
1 | 0 | Covered | T60,T65,T135 |
1 | 1 | Covered | T56,T64,T60 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88164483 |
30 |
0 |
0 |
T56 |
5005 |
2 |
0 |
0 |
T60 |
10195 |
2 |
0 |
0 |
T61 |
5589 |
1 |
0 |
0 |
T64 |
8571 |
1 |
0 |
0 |
T65 |
5663 |
2 |
0 |
0 |
T121 |
6638 |
2 |
0 |
0 |
T122 |
2814 |
1 |
0 |
0 |
T123 |
5977 |
1 |
0 |
0 |
T128 |
5324 |
1 |
0 |
0 |
T129 |
4723 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134942336 |
30 |
0 |
0 |
T56 |
9610 |
2 |
0 |
0 |
T60 |
28787 |
2 |
0 |
0 |
T61 |
2737 |
1 |
0 |
0 |
T64 |
4286 |
1 |
0 |
0 |
T65 |
5437 |
2 |
0 |
0 |
T121 |
18746 |
2 |
0 |
0 |
T122 |
8443 |
1 |
0 |
0 |
T123 |
11954 |
1 |
0 |
0 |
T128 |
5216 |
1 |
0 |
0 |
T129 |
28345 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T56,T64,T60 |
1 | 0 | Covered | T56,T64,T60 |
1 | 1 | Covered | T60,T62,T65 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T56,T64,T60 |
1 | 0 | Covered | T60,T62,T65 |
1 | 1 | Covered | T56,T64,T60 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88164483 |
34 |
0 |
0 |
T56 |
5005 |
3 |
0 |
0 |
T60 |
10195 |
2 |
0 |
0 |
T61 |
5589 |
2 |
0 |
0 |
T62 |
6210 |
2 |
0 |
0 |
T64 |
8571 |
1 |
0 |
0 |
T65 |
5663 |
3 |
0 |
0 |
T121 |
6638 |
2 |
0 |
0 |
T124 |
7903 |
2 |
0 |
0 |
T128 |
5324 |
1 |
0 |
0 |
T129 |
4723 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134942336 |
34 |
0 |
0 |
T56 |
9610 |
3 |
0 |
0 |
T60 |
28787 |
2 |
0 |
0 |
T61 |
2737 |
2 |
0 |
0 |
T62 |
15690 |
2 |
0 |
0 |
T64 |
4286 |
1 |
0 |
0 |
T65 |
5437 |
3 |
0 |
0 |
T121 |
18746 |
2 |
0 |
0 |
T124 |
7587 |
2 |
0 |
0 |
T128 |
5216 |
1 |
0 |
0 |
T129 |
28345 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
260871243 |
55559 |
0 |
0 |
T1 |
146066 |
69 |
0 |
0 |
T2 |
117250 |
31 |
0 |
0 |
T3 |
77895 |
28 |
0 |
0 |
T8 |
0 |
3805 |
0 |
0 |
T9 |
0 |
55 |
0 |
0 |
T10 |
0 |
988 |
0 |
0 |
T11 |
0 |
92 |
0 |
0 |
T15 |
3530 |
0 |
0 |
0 |
T16 |
2387 |
0 |
0 |
0 |
T17 |
7755 |
0 |
0 |
0 |
T18 |
1949 |
0 |
0 |
0 |
T19 |
1700 |
0 |
0 |
0 |
T20 |
2019 |
0 |
0 |
0 |
T21 |
2550 |
0 |
0 |
0 |
T27 |
0 |
181 |
0 |
0 |
T28 |
0 |
57 |
0 |
0 |
T29 |
0 |
173 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10019431 |
55174 |
0 |
0 |
T1 |
315 |
69 |
0 |
0 |
T2 |
3620 |
31 |
0 |
0 |
T3 |
173 |
28 |
0 |
0 |
T8 |
0 |
3805 |
0 |
0 |
T9 |
0 |
55 |
0 |
0 |
T10 |
0 |
988 |
0 |
0 |
T11 |
0 |
92 |
0 |
0 |
T15 |
256 |
0 |
0 |
0 |
T16 |
174 |
0 |
0 |
0 |
T17 |
565 |
0 |
0 |
0 |
T18 |
141 |
0 |
0 |
0 |
T19 |
123 |
0 |
0 |
0 |
T20 |
147 |
0 |
0 |
0 |
T21 |
210 |
0 |
0 |
0 |
T27 |
0 |
181 |
0 |
0 |
T28 |
0 |
57 |
0 |
0 |
T29 |
0 |
173 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129692164 |
55205 |
0 |
0 |
T1 |
72994 |
69 |
0 |
0 |
T2 |
58918 |
31 |
0 |
0 |
T3 |
38922 |
28 |
0 |
0 |
T8 |
0 |
3772 |
0 |
0 |
T9 |
0 |
55 |
0 |
0 |
T10 |
0 |
988 |
0 |
0 |
T11 |
0 |
92 |
0 |
0 |
T15 |
1846 |
0 |
0 |
0 |
T16 |
1140 |
0 |
0 |
0 |
T17 |
4262 |
0 |
0 |
0 |
T18 |
910 |
0 |
0 |
0 |
T19 |
783 |
0 |
0 |
0 |
T20 |
943 |
0 |
0 |
0 |
T21 |
1242 |
0 |
0 |
0 |
T27 |
0 |
181 |
0 |
0 |
T28 |
0 |
57 |
0 |
0 |
T29 |
0 |
173 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10019431 |
54822 |
0 |
0 |
T1 |
315 |
69 |
0 |
0 |
T2 |
3620 |
31 |
0 |
0 |
T3 |
173 |
28 |
0 |
0 |
T8 |
0 |
3772 |
0 |
0 |
T9 |
0 |
55 |
0 |
0 |
T10 |
0 |
988 |
0 |
0 |
T11 |
0 |
92 |
0 |
0 |
T15 |
256 |
0 |
0 |
0 |
T16 |
174 |
0 |
0 |
0 |
T17 |
565 |
0 |
0 |
0 |
T18 |
141 |
0 |
0 |
0 |
T19 |
123 |
0 |
0 |
0 |
T20 |
147 |
0 |
0 |
0 |
T21 |
210 |
0 |
0 |
0 |
T27 |
0 |
181 |
0 |
0 |
T28 |
0 |
57 |
0 |
0 |
T29 |
0 |
173 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
64845646 |
54722 |
0 |
0 |
T1 |
36497 |
69 |
0 |
0 |
T2 |
29457 |
31 |
0 |
0 |
T3 |
19461 |
28 |
0 |
0 |
T8 |
0 |
3736 |
0 |
0 |
T9 |
0 |
55 |
0 |
0 |
T10 |
0 |
988 |
0 |
0 |
T11 |
0 |
92 |
0 |
0 |
T15 |
922 |
0 |
0 |
0 |
T16 |
570 |
0 |
0 |
0 |
T17 |
2130 |
0 |
0 |
0 |
T18 |
455 |
0 |
0 |
0 |
T19 |
391 |
0 |
0 |
0 |
T20 |
471 |
0 |
0 |
0 |
T21 |
621 |
0 |
0 |
0 |
T27 |
0 |
181 |
0 |
0 |
T28 |
0 |
57 |
0 |
0 |
T29 |
0 |
173 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10019431 |
54342 |
0 |
0 |
T1 |
315 |
69 |
0 |
0 |
T2 |
3620 |
31 |
0 |
0 |
T3 |
173 |
28 |
0 |
0 |
T8 |
0 |
3736 |
0 |
0 |
T9 |
0 |
55 |
0 |
0 |
T10 |
0 |
988 |
0 |
0 |
T11 |
0 |
92 |
0 |
0 |
T15 |
256 |
0 |
0 |
0 |
T16 |
174 |
0 |
0 |
0 |
T17 |
565 |
0 |
0 |
0 |
T18 |
141 |
0 |
0 |
0 |
T19 |
123 |
0 |
0 |
0 |
T20 |
147 |
0 |
0 |
0 |
T21 |
210 |
0 |
0 |
0 |
T27 |
0 |
181 |
0 |
0 |
T28 |
0 |
57 |
0 |
0 |
T29 |
0 |
173 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
278526034 |
67537 |
0 |
0 |
T1 |
152157 |
69 |
0 |
0 |
T2 |
122140 |
29 |
0 |
0 |
T3 |
81143 |
28 |
0 |
0 |
T8 |
0 |
4759 |
0 |
0 |
T9 |
0 |
55 |
0 |
0 |
T10 |
0 |
1228 |
0 |
0 |
T11 |
0 |
92 |
0 |
0 |
T15 |
3677 |
0 |
0 |
0 |
T16 |
2487 |
0 |
0 |
0 |
T17 |
8078 |
0 |
0 |
0 |
T18 |
2030 |
0 |
0 |
0 |
T19 |
1771 |
0 |
0 |
0 |
T20 |
2103 |
0 |
0 |
0 |
T21 |
2747 |
0 |
0 |
0 |
T27 |
0 |
205 |
0 |
0 |
T28 |
0 |
69 |
0 |
0 |
T29 |
0 |
209 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10042448 |
67537 |
0 |
0 |
T1 |
315 |
69 |
0 |
0 |
T2 |
3620 |
29 |
0 |
0 |
T3 |
173 |
28 |
0 |
0 |
T8 |
0 |
4759 |
0 |
0 |
T9 |
0 |
55 |
0 |
0 |
T10 |
0 |
1228 |
0 |
0 |
T11 |
0 |
92 |
0 |
0 |
T15 |
256 |
0 |
0 |
0 |
T16 |
174 |
0 |
0 |
0 |
T17 |
565 |
0 |
0 |
0 |
T18 |
141 |
0 |
0 |
0 |
T19 |
123 |
0 |
0 |
0 |
T20 |
147 |
0 |
0 |
0 |
T21 |
210 |
0 |
0 |
0 |
T27 |
0 |
205 |
0 |
0 |
T28 |
0 |
69 |
0 |
0 |
T29 |
0 |
209 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133703730 |
66714 |
0 |
0 |
T1 |
73036 |
69 |
0 |
0 |
T2 |
58627 |
26 |
0 |
0 |
T3 |
38950 |
28 |
0 |
0 |
T8 |
0 |
4722 |
0 |
0 |
T9 |
0 |
55 |
0 |
0 |
T10 |
0 |
1228 |
0 |
0 |
T11 |
0 |
92 |
0 |
0 |
T15 |
1765 |
0 |
0 |
0 |
T16 |
1193 |
0 |
0 |
0 |
T17 |
3877 |
0 |
0 |
0 |
T18 |
975 |
0 |
0 |
0 |
T19 |
851 |
0 |
0 |
0 |
T20 |
1009 |
0 |
0 |
0 |
T21 |
1348 |
0 |
0 |
0 |
T27 |
0 |
193 |
0 |
0 |
T28 |
0 |
69 |
0 |
0 |
T29 |
0 |
197 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10041499 |
66491 |
0 |
0 |
T1 |
315 |
69 |
0 |
0 |
T2 |
3620 |
26 |
0 |
0 |
T3 |
173 |
28 |
0 |
0 |
T8 |
0 |
4722 |
0 |
0 |
T9 |
0 |
55 |
0 |
0 |
T10 |
0 |
1228 |
0 |
0 |
T11 |
0 |
92 |
0 |
0 |
T15 |
256 |
0 |
0 |
0 |
T16 |
174 |
0 |
0 |
0 |
T17 |
565 |
0 |
0 |
0 |
T18 |
141 |
0 |
0 |
0 |
T19 |
123 |
0 |
0 |
0 |
T20 |
147 |
0 |
0 |
0 |
T21 |
210 |
0 |
0 |
0 |
T27 |
0 |
193 |
0 |
0 |
T28 |
0 |
69 |
0 |
0 |
T29 |
0 |
197 |
0 |
0 |