Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT5,T6,T15
11CoveredT5,T6,T22

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 260871673 3113 0 0
g_div2.Div2Whole_A 260871673 3647 0 0
g_div4.Div4Stepped_A 129692546 3056 0 0
g_div4.Div4Whole_A 129692546 3528 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 260871673 3113 0 0
T1 146066 0 0 0
T2 0 8 0 0
T5 4239 8 0 0
T6 6396 5 0 0
T8 0 133 0 0
T15 3530 4 0 0
T16 2388 0 0 0
T17 7755 7 0 0
T18 1949 0 0 0
T19 1701 0 0 0
T22 1638 2 0 0
T23 2377 0 0 0
T80 0 6 0 0
T116 0 5 0 0
T117 0 10 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 260871673 3647 0 0
T1 146066 0 0 0
T2 0 9 0 0
T5 4239 9 0 0
T6 6396 5 0 0
T15 3530 5 0 0
T16 2388 0 0 0
T17 7755 10 0 0
T18 1949 1 0 0
T19 1701 0 0 0
T22 1638 3 0 0
T23 2377 0 0 0
T80 0 11 0 0
T116 0 5 0 0
T117 0 11 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 129692546 3056 0 0
T1 72994 0 0 0
T2 0 8 0 0
T5 2334 7 0 0
T6 3284 5 0 0
T8 0 130 0 0
T15 1846 4 0 0
T16 1141 0 0 0
T17 4263 7 0 0
T18 910 0 0 0
T19 783 0 0 0
T22 853 2 0 0
T23 1121 0 0 0
T80 0 6 0 0
T116 0 5 0 0
T117 0 10 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 129692546 3528 0 0
T1 72994 0 0 0
T2 0 9 0 0
T5 2334 9 0 0
T6 3284 5 0 0
T15 1846 5 0 0
T16 1141 0 0 0
T17 4263 10 0 0
T18 910 1 0 0
T19 783 0 0 0
T22 853 3 0 0
T23 1121 0 0 0
T80 0 8 0 0
T116 0 5 0 0
T117 0 11 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT5,T6,T15
11CoveredT5,T6,T22

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 260871673 3113 0 0
g_div2.Div2Whole_A 260871673 3647 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 260871673 3113 0 0
T1 146066 0 0 0
T2 0 8 0 0
T5 4239 8 0 0
T6 6396 5 0 0
T8 0 133 0 0
T15 3530 4 0 0
T16 2388 0 0 0
T17 7755 7 0 0
T18 1949 0 0 0
T19 1701 0 0 0
T22 1638 2 0 0
T23 2377 0 0 0
T80 0 6 0 0
T116 0 5 0 0
T117 0 10 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 260871673 3647 0 0
T1 146066 0 0 0
T2 0 9 0 0
T5 4239 9 0 0
T6 6396 5 0 0
T15 3530 5 0 0
T16 2388 0 0 0
T17 7755 10 0 0
T18 1949 1 0 0
T19 1701 0 0 0
T22 1638 3 0 0
T23 2377 0 0 0
T80 0 11 0 0
T116 0 5 0 0
T117 0 11 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT5,T6,T15
11CoveredT5,T6,T22

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 129692546 3056 0 0
g_div4.Div4Whole_A 129692546 3528 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 129692546 3056 0 0
T1 72994 0 0 0
T2 0 8 0 0
T5 2334 7 0 0
T6 3284 5 0 0
T8 0 130 0 0
T15 1846 4 0 0
T16 1141 0 0 0
T17 4263 7 0 0
T18 910 0 0 0
T19 783 0 0 0
T22 853 2 0 0
T23 1121 0 0 0
T80 0 6 0 0
T116 0 5 0 0
T117 0 10 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 129692546 3528 0 0
T1 72994 0 0 0
T2 0 9 0 0
T5 2334 9 0 0
T6 3284 5 0 0
T15 1846 5 0 0
T16 1141 0 0 0
T17 4263 10 0 0
T18 910 1 0 0
T19 783 0 0 0
T22 853 3 0 0
T23 1121 0 0 0
T80 0 8 0 0
T116 0 5 0 0
T117 0 11 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%