Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T9,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T9,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T9,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T9,T6 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T6 |
0 |
Covered |
T8,T9,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T6 |
0 |
Covered |
T8,T9,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T6 |
0 |
Covered |
T8,T9,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T6 |
0 |
Covered |
T8,T9,T6 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21644 |
21644 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T8 |
28 |
28 |
0 |
0 |
T9 |
28 |
28 |
0 |
0 |
T24 |
28 |
28 |
0 |
0 |
T25 |
28 |
28 |
0 |
0 |
T26 |
28 |
28 |
0 |
0 |
T27 |
28 |
28 |
0 |
0 |
T28 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
856527 |
193099 |
0 |
0 |
T6 |
1015083 |
1012652 |
0 |
0 |
T7 |
1046943 |
1044324 |
0 |
0 |
T8 |
68579 |
64141 |
0 |
0 |
T9 |
45326 |
41060 |
0 |
0 |
T24 |
34096 |
30503 |
0 |
0 |
T25 |
48791 |
44400 |
0 |
0 |
T26 |
119215 |
117399 |
0 |
0 |
T27 |
5743978 |
5740000 |
0 |
0 |
T28 |
86130 |
85035 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
460793196 |
451865496 |
0 |
13914 |
T4 |
84018 |
11514 |
0 |
18 |
T6 |
116082 |
115818 |
0 |
18 |
T7 |
115752 |
115440 |
0 |
18 |
T8 |
15720 |
14604 |
0 |
18 |
T9 |
6942 |
6192 |
0 |
18 |
T24 |
8040 |
7134 |
0 |
18 |
T25 |
10962 |
9900 |
0 |
18 |
T26 |
7494 |
7356 |
0 |
18 |
T27 |
1381308 |
1380276 |
0 |
18 |
T28 |
8010 |
7872 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1123193360 |
1101933680 |
0 |
16233 |
T4 |
305844 |
42286 |
0 |
21 |
T6 |
339045 |
338104 |
0 |
21 |
T7 |
356069 |
354973 |
0 |
21 |
T8 |
18236 |
16941 |
0 |
21 |
T9 |
14267 |
12737 |
0 |
21 |
T24 |
8972 |
7887 |
0 |
21 |
T25 |
13191 |
11910 |
0 |
21 |
T26 |
43844 |
43084 |
0 |
21 |
T27 |
1496714 |
1495517 |
0 |
21 |
T28 |
30277 |
29800 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1123193360 |
114523 |
0 |
0 |
T2 |
0 |
300 |
0 |
0 |
T3 |
0 |
361 |
0 |
0 |
T4 |
305844 |
32 |
0 |
0 |
T6 |
339045 |
4 |
0 |
0 |
T7 |
356069 |
4 |
0 |
0 |
T8 |
18236 |
159 |
0 |
0 |
T9 |
14267 |
12 |
0 |
0 |
T18 |
0 |
65 |
0 |
0 |
T19 |
0 |
7 |
0 |
0 |
T20 |
0 |
52 |
0 |
0 |
T24 |
8972 |
48 |
0 |
0 |
T25 |
13191 |
16 |
0 |
0 |
T26 |
43844 |
141 |
0 |
0 |
T27 |
1496714 |
4 |
0 |
0 |
T28 |
30277 |
12 |
0 |
0 |
T35 |
0 |
70 |
0 |
0 |
T64 |
0 |
108 |
0 |
0 |
T108 |
0 |
73 |
0 |
0 |
T119 |
0 |
39 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1857942021 |
1829881241 |
0 |
0 |
T4 |
466665 |
138931 |
0 |
0 |
T6 |
559956 |
558691 |
0 |
0 |
T7 |
575122 |
573872 |
0 |
0 |
T8 |
34623 |
32557 |
0 |
0 |
T9 |
24117 |
22092 |
0 |
0 |
T24 |
17084 |
15443 |
0 |
0 |
T25 |
24638 |
22551 |
0 |
0 |
T26 |
67877 |
66920 |
0 |
0 |
T27 |
2865956 |
2864168 |
0 |
0 |
T28 |
47843 |
47324 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T26,T35 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T26,T35 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T26,T35 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T26,T35 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T26,T35 |
0 |
Covered |
T8,T9,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T26,T35 |
0 |
Covered |
T8,T9,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T26,T35 |
0 |
Covered |
T8,T9,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T26,T35 |
0 |
Covered |
T8,T9,T6 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
183819188 |
180282549 |
0 |
0 |
T4 |
53774 |
7464 |
0 |
0 |
T6 |
62775 |
62613 |
0 |
0 |
T7 |
56801 |
56612 |
0 |
0 |
T8 |
2516 |
2340 |
0 |
0 |
T9 |
2313 |
2068 |
0 |
0 |
T24 |
1208 |
1060 |
0 |
0 |
T25 |
1845 |
1669 |
0 |
0 |
T26 |
8002 |
7867 |
0 |
0 |
T27 |
163406 |
163244 |
0 |
0 |
T28 |
5343 |
5263 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
183819188 |
180276600 |
0 |
2319 |
T4 |
53774 |
7440 |
0 |
3 |
T6 |
62775 |
62610 |
0 |
3 |
T7 |
56801 |
56609 |
0 |
3 |
T8 |
2516 |
2337 |
0 |
3 |
T9 |
2313 |
2065 |
0 |
3 |
T24 |
1208 |
1057 |
0 |
3 |
T25 |
1845 |
1666 |
0 |
3 |
T26 |
8002 |
7864 |
0 |
3 |
T27 |
163406 |
163241 |
0 |
3 |
T28 |
5343 |
5260 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
183819188 |
17904 |
0 |
0 |
T2 |
0 |
125 |
0 |
0 |
T3 |
0 |
159 |
0 |
0 |
T4 |
53774 |
0 |
0 |
0 |
T6 |
62775 |
0 |
0 |
0 |
T7 |
56801 |
0 |
0 |
0 |
T8 |
2516 |
50 |
0 |
0 |
T9 |
2313 |
0 |
0 |
0 |
T18 |
0 |
24 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T24 |
1208 |
0 |
0 |
0 |
T25 |
1845 |
0 |
0 |
0 |
T26 |
8002 |
53 |
0 |
0 |
T27 |
163406 |
0 |
0 |
0 |
T28 |
5343 |
0 |
0 |
0 |
T35 |
0 |
32 |
0 |
0 |
T64 |
0 |
59 |
0 |
0 |
T108 |
0 |
24 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
75316988 |
0 |
0 |
T4 |
14003 |
1950 |
0 |
0 |
T6 |
19347 |
19306 |
0 |
0 |
T7 |
19292 |
19243 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
1157 |
1035 |
0 |
0 |
T24 |
1340 |
1192 |
0 |
0 |
T25 |
1827 |
1653 |
0 |
0 |
T26 |
1249 |
1229 |
0 |
0 |
T27 |
230218 |
230049 |
0 |
0 |
T28 |
1335 |
1315 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
75316988 |
0 |
0 |
T4 |
14003 |
1950 |
0 |
0 |
T6 |
19347 |
19306 |
0 |
0 |
T7 |
19292 |
19243 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
1157 |
1035 |
0 |
0 |
T24 |
1340 |
1192 |
0 |
0 |
T25 |
1827 |
1653 |
0 |
0 |
T26 |
1249 |
1229 |
0 |
0 |
T27 |
230218 |
230049 |
0 |
0 |
T28 |
1335 |
1315 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
75316988 |
0 |
0 |
T4 |
14003 |
1950 |
0 |
0 |
T6 |
19347 |
19306 |
0 |
0 |
T7 |
19292 |
19243 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
1157 |
1035 |
0 |
0 |
T24 |
1340 |
1192 |
0 |
0 |
T25 |
1827 |
1653 |
0 |
0 |
T26 |
1249 |
1229 |
0 |
0 |
T27 |
230218 |
230049 |
0 |
0 |
T28 |
1335 |
1315 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
75316988 |
0 |
0 |
T4 |
14003 |
1950 |
0 |
0 |
T6 |
19347 |
19306 |
0 |
0 |
T7 |
19292 |
19243 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
1157 |
1035 |
0 |
0 |
T24 |
1340 |
1192 |
0 |
0 |
T25 |
1827 |
1653 |
0 |
0 |
T26 |
1249 |
1229 |
0 |
0 |
T27 |
230218 |
230049 |
0 |
0 |
T28 |
1335 |
1315 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T26,T35 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T26,T35 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T26,T35 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T26,T35 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T26,T35 |
0 |
Covered |
T8,T9,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T26,T35 |
0 |
Covered |
T8,T9,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T26,T35 |
0 |
Covered |
T8,T9,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T26,T35 |
0 |
Covered |
T8,T9,T6 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
75316988 |
0 |
0 |
T4 |
14003 |
1950 |
0 |
0 |
T6 |
19347 |
19306 |
0 |
0 |
T7 |
19292 |
19243 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
1157 |
1035 |
0 |
0 |
T24 |
1340 |
1192 |
0 |
0 |
T25 |
1827 |
1653 |
0 |
0 |
T26 |
1249 |
1229 |
0 |
0 |
T27 |
230218 |
230049 |
0 |
0 |
T28 |
1335 |
1315 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
75310916 |
0 |
2319 |
T4 |
14003 |
1919 |
0 |
3 |
T6 |
19347 |
19303 |
0 |
3 |
T7 |
19292 |
19240 |
0 |
3 |
T8 |
2620 |
2434 |
0 |
3 |
T9 |
1157 |
1032 |
0 |
3 |
T24 |
1340 |
1189 |
0 |
3 |
T25 |
1827 |
1650 |
0 |
3 |
T26 |
1249 |
1226 |
0 |
3 |
T27 |
230218 |
230046 |
0 |
3 |
T28 |
1335 |
1312 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
10466 |
0 |
0 |
T2 |
0 |
74 |
0 |
0 |
T3 |
0 |
98 |
0 |
0 |
T4 |
14003 |
0 |
0 |
0 |
T6 |
19347 |
0 |
0 |
0 |
T7 |
19292 |
0 |
0 |
0 |
T8 |
2620 |
43 |
0 |
0 |
T9 |
1157 |
0 |
0 |
0 |
T18 |
0 |
22 |
0 |
0 |
T20 |
0 |
19 |
0 |
0 |
T24 |
1340 |
0 |
0 |
0 |
T25 |
1827 |
0 |
0 |
0 |
T26 |
1249 |
20 |
0 |
0 |
T27 |
230218 |
0 |
0 |
0 |
T28 |
1335 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T64 |
0 |
26 |
0 |
0 |
T108 |
0 |
21 |
0 |
0 |
T119 |
0 |
39 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T26,T35 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T26,T35 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T26,T35 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T26,T35 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T26,T35 |
0 |
Covered |
T8,T9,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T26,T35 |
0 |
Covered |
T8,T9,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T26,T35 |
0 |
Covered |
T8,T9,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T26,T35 |
0 |
Covered |
T8,T9,T6 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
75316988 |
0 |
0 |
T4 |
14003 |
1950 |
0 |
0 |
T6 |
19347 |
19306 |
0 |
0 |
T7 |
19292 |
19243 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
1157 |
1035 |
0 |
0 |
T24 |
1340 |
1192 |
0 |
0 |
T25 |
1827 |
1653 |
0 |
0 |
T26 |
1249 |
1229 |
0 |
0 |
T27 |
230218 |
230049 |
0 |
0 |
T28 |
1335 |
1315 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
75310916 |
0 |
2319 |
T4 |
14003 |
1919 |
0 |
3 |
T6 |
19347 |
19303 |
0 |
3 |
T7 |
19292 |
19240 |
0 |
3 |
T8 |
2620 |
2434 |
0 |
3 |
T9 |
1157 |
1032 |
0 |
3 |
T24 |
1340 |
1189 |
0 |
3 |
T25 |
1827 |
1650 |
0 |
3 |
T26 |
1249 |
1226 |
0 |
3 |
T27 |
230218 |
230046 |
0 |
3 |
T28 |
1335 |
1312 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
12465 |
0 |
0 |
T2 |
0 |
101 |
0 |
0 |
T3 |
0 |
104 |
0 |
0 |
T4 |
14003 |
0 |
0 |
0 |
T6 |
19347 |
0 |
0 |
0 |
T7 |
19292 |
0 |
0 |
0 |
T8 |
2620 |
12 |
0 |
0 |
T9 |
1157 |
0 |
0 |
0 |
T18 |
0 |
19 |
0 |
0 |
T19 |
0 |
3 |
0 |
0 |
T20 |
0 |
15 |
0 |
0 |
T24 |
1340 |
0 |
0 |
0 |
T25 |
1827 |
0 |
0 |
0 |
T26 |
1249 |
22 |
0 |
0 |
T27 |
230218 |
0 |
0 |
0 |
T28 |
1335 |
0 |
0 |
0 |
T35 |
0 |
35 |
0 |
0 |
T64 |
0 |
23 |
0 |
0 |
T108 |
0 |
28 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
196444110 |
194619945 |
0 |
0 |
T4 |
56016 |
30419 |
0 |
0 |
T6 |
59394 |
59253 |
0 |
0 |
T7 |
65171 |
65102 |
0 |
0 |
T8 |
2620 |
2523 |
0 |
0 |
T9 |
2410 |
2298 |
0 |
0 |
T24 |
1271 |
1216 |
0 |
0 |
T25 |
1923 |
1797 |
0 |
0 |
T26 |
8336 |
8224 |
0 |
0 |
T27 |
218218 |
218178 |
0 |
0 |
T28 |
5566 |
5540 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
196444110 |
194619945 |
0 |
0 |
T4 |
56016 |
30419 |
0 |
0 |
T6 |
59394 |
59253 |
0 |
0 |
T7 |
65171 |
65102 |
0 |
0 |
T8 |
2620 |
2523 |
0 |
0 |
T9 |
2410 |
2298 |
0 |
0 |
T24 |
1271 |
1216 |
0 |
0 |
T25 |
1923 |
1797 |
0 |
0 |
T26 |
8336 |
8224 |
0 |
0 |
T27 |
218218 |
218178 |
0 |
0 |
T28 |
5566 |
5540 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
183819188 |
182067262 |
0 |
0 |
T4 |
53774 |
29201 |
0 |
0 |
T6 |
62775 |
62640 |
0 |
0 |
T7 |
56801 |
56735 |
0 |
0 |
T8 |
2516 |
2423 |
0 |
0 |
T9 |
2313 |
2206 |
0 |
0 |
T24 |
1208 |
1156 |
0 |
0 |
T25 |
1845 |
1724 |
0 |
0 |
T26 |
8002 |
7895 |
0 |
0 |
T27 |
163406 |
163367 |
0 |
0 |
T28 |
5343 |
5318 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
183819188 |
182067262 |
0 |
0 |
T4 |
53774 |
29201 |
0 |
0 |
T6 |
62775 |
62640 |
0 |
0 |
T7 |
56801 |
56735 |
0 |
0 |
T8 |
2516 |
2423 |
0 |
0 |
T9 |
2313 |
2206 |
0 |
0 |
T24 |
1208 |
1156 |
0 |
0 |
T25 |
1845 |
1724 |
0 |
0 |
T26 |
8002 |
7895 |
0 |
0 |
T27 |
163406 |
163367 |
0 |
0 |
T28 |
5343 |
5318 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91188387 |
91188387 |
0 |
0 |
T4 |
14602 |
14602 |
0 |
0 |
T6 |
31320 |
31320 |
0 |
0 |
T7 |
28368 |
28368 |
0 |
0 |
T8 |
1354 |
1354 |
0 |
0 |
T9 |
1103 |
1103 |
0 |
0 |
T24 |
578 |
578 |
0 |
0 |
T25 |
862 |
862 |
0 |
0 |
T26 |
4468 |
4468 |
0 |
0 |
T27 |
81684 |
81684 |
0 |
0 |
T28 |
2659 |
2659 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91188387 |
91188387 |
0 |
0 |
T4 |
14602 |
14602 |
0 |
0 |
T6 |
31320 |
31320 |
0 |
0 |
T7 |
28368 |
28368 |
0 |
0 |
T8 |
1354 |
1354 |
0 |
0 |
T9 |
1103 |
1103 |
0 |
0 |
T24 |
578 |
578 |
0 |
0 |
T25 |
862 |
862 |
0 |
0 |
T26 |
4468 |
4468 |
0 |
0 |
T27 |
81684 |
81684 |
0 |
0 |
T28 |
2659 |
2659 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
45593821 |
45593821 |
0 |
0 |
T4 |
7303 |
7303 |
0 |
0 |
T6 |
15660 |
15660 |
0 |
0 |
T7 |
14184 |
14184 |
0 |
0 |
T8 |
676 |
676 |
0 |
0 |
T9 |
552 |
552 |
0 |
0 |
T24 |
289 |
289 |
0 |
0 |
T25 |
431 |
431 |
0 |
0 |
T26 |
2232 |
2232 |
0 |
0 |
T27 |
40842 |
40842 |
0 |
0 |
T28 |
1330 |
1330 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
45593821 |
45593821 |
0 |
0 |
T4 |
7303 |
7303 |
0 |
0 |
T6 |
15660 |
15660 |
0 |
0 |
T7 |
14184 |
14184 |
0 |
0 |
T8 |
676 |
676 |
0 |
0 |
T9 |
552 |
552 |
0 |
0 |
T24 |
289 |
289 |
0 |
0 |
T25 |
431 |
431 |
0 |
0 |
T26 |
2232 |
2232 |
0 |
0 |
T27 |
40842 |
40842 |
0 |
0 |
T28 |
1330 |
1330 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
94326879 |
93450838 |
0 |
0 |
T4 |
26888 |
14602 |
0 |
0 |
T6 |
37149 |
37082 |
0 |
0 |
T7 |
34162 |
34129 |
0 |
0 |
T8 |
1257 |
1211 |
0 |
0 |
T9 |
1157 |
1103 |
0 |
0 |
T24 |
614 |
588 |
0 |
0 |
T25 |
923 |
863 |
0 |
0 |
T26 |
4001 |
3947 |
0 |
0 |
T27 |
107626 |
107607 |
0 |
0 |
T28 |
2671 |
2659 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
94326879 |
93450838 |
0 |
0 |
T4 |
26888 |
14602 |
0 |
0 |
T6 |
37149 |
37082 |
0 |
0 |
T7 |
34162 |
34129 |
0 |
0 |
T8 |
1257 |
1211 |
0 |
0 |
T9 |
1157 |
1103 |
0 |
0 |
T24 |
614 |
588 |
0 |
0 |
T25 |
923 |
863 |
0 |
0 |
T26 |
4001 |
3947 |
0 |
0 |
T27 |
107626 |
107607 |
0 |
0 |
T28 |
2671 |
2659 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
75316988 |
0 |
0 |
T4 |
14003 |
1950 |
0 |
0 |
T6 |
19347 |
19306 |
0 |
0 |
T7 |
19292 |
19243 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
1157 |
1035 |
0 |
0 |
T24 |
1340 |
1192 |
0 |
0 |
T25 |
1827 |
1653 |
0 |
0 |
T26 |
1249 |
1229 |
0 |
0 |
T27 |
230218 |
230049 |
0 |
0 |
T28 |
1335 |
1315 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
75310916 |
0 |
2319 |
T4 |
14003 |
1919 |
0 |
3 |
T6 |
19347 |
19303 |
0 |
3 |
T7 |
19292 |
19240 |
0 |
3 |
T8 |
2620 |
2434 |
0 |
3 |
T9 |
1157 |
1032 |
0 |
3 |
T24 |
1340 |
1189 |
0 |
3 |
T25 |
1827 |
1650 |
0 |
3 |
T26 |
1249 |
1226 |
0 |
3 |
T27 |
230218 |
230046 |
0 |
3 |
T28 |
1335 |
1312 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
75316988 |
0 |
0 |
T4 |
14003 |
1950 |
0 |
0 |
T6 |
19347 |
19306 |
0 |
0 |
T7 |
19292 |
19243 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
1157 |
1035 |
0 |
0 |
T24 |
1340 |
1192 |
0 |
0 |
T25 |
1827 |
1653 |
0 |
0 |
T26 |
1249 |
1229 |
0 |
0 |
T27 |
230218 |
230049 |
0 |
0 |
T28 |
1335 |
1315 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
75310916 |
0 |
2319 |
T4 |
14003 |
1919 |
0 |
3 |
T6 |
19347 |
19303 |
0 |
3 |
T7 |
19292 |
19240 |
0 |
3 |
T8 |
2620 |
2434 |
0 |
3 |
T9 |
1157 |
1032 |
0 |
3 |
T24 |
1340 |
1189 |
0 |
3 |
T25 |
1827 |
1650 |
0 |
3 |
T26 |
1249 |
1226 |
0 |
3 |
T27 |
230218 |
230046 |
0 |
3 |
T28 |
1335 |
1312 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
75316988 |
0 |
0 |
T4 |
14003 |
1950 |
0 |
0 |
T6 |
19347 |
19306 |
0 |
0 |
T7 |
19292 |
19243 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
1157 |
1035 |
0 |
0 |
T24 |
1340 |
1192 |
0 |
0 |
T25 |
1827 |
1653 |
0 |
0 |
T26 |
1249 |
1229 |
0 |
0 |
T27 |
230218 |
230049 |
0 |
0 |
T28 |
1335 |
1315 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
75310916 |
0 |
2319 |
T4 |
14003 |
1919 |
0 |
3 |
T6 |
19347 |
19303 |
0 |
3 |
T7 |
19292 |
19240 |
0 |
3 |
T8 |
2620 |
2434 |
0 |
3 |
T9 |
1157 |
1032 |
0 |
3 |
T24 |
1340 |
1189 |
0 |
3 |
T25 |
1827 |
1650 |
0 |
3 |
T26 |
1249 |
1226 |
0 |
3 |
T27 |
230218 |
230046 |
0 |
3 |
T28 |
1335 |
1312 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
75316988 |
0 |
0 |
T4 |
14003 |
1950 |
0 |
0 |
T6 |
19347 |
19306 |
0 |
0 |
T7 |
19292 |
19243 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
1157 |
1035 |
0 |
0 |
T24 |
1340 |
1192 |
0 |
0 |
T25 |
1827 |
1653 |
0 |
0 |
T26 |
1249 |
1229 |
0 |
0 |
T27 |
230218 |
230049 |
0 |
0 |
T28 |
1335 |
1315 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
75310916 |
0 |
2319 |
T4 |
14003 |
1919 |
0 |
3 |
T6 |
19347 |
19303 |
0 |
3 |
T7 |
19292 |
19240 |
0 |
3 |
T8 |
2620 |
2434 |
0 |
3 |
T9 |
1157 |
1032 |
0 |
3 |
T24 |
1340 |
1189 |
0 |
3 |
T25 |
1827 |
1650 |
0 |
3 |
T26 |
1249 |
1226 |
0 |
3 |
T27 |
230218 |
230046 |
0 |
3 |
T28 |
1335 |
1312 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
75316988 |
0 |
0 |
T4 |
14003 |
1950 |
0 |
0 |
T6 |
19347 |
19306 |
0 |
0 |
T7 |
19292 |
19243 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
1157 |
1035 |
0 |
0 |
T24 |
1340 |
1192 |
0 |
0 |
T25 |
1827 |
1653 |
0 |
0 |
T26 |
1249 |
1229 |
0 |
0 |
T27 |
230218 |
230049 |
0 |
0 |
T28 |
1335 |
1315 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
75310916 |
0 |
2319 |
T4 |
14003 |
1919 |
0 |
3 |
T6 |
19347 |
19303 |
0 |
3 |
T7 |
19292 |
19240 |
0 |
3 |
T8 |
2620 |
2434 |
0 |
3 |
T9 |
1157 |
1032 |
0 |
3 |
T24 |
1340 |
1189 |
0 |
3 |
T25 |
1827 |
1650 |
0 |
3 |
T26 |
1249 |
1226 |
0 |
3 |
T27 |
230218 |
230046 |
0 |
3 |
T28 |
1335 |
1312 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
75316988 |
0 |
0 |
T4 |
14003 |
1950 |
0 |
0 |
T6 |
19347 |
19306 |
0 |
0 |
T7 |
19292 |
19243 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
1157 |
1035 |
0 |
0 |
T24 |
1340 |
1192 |
0 |
0 |
T25 |
1827 |
1653 |
0 |
0 |
T26 |
1249 |
1229 |
0 |
0 |
T27 |
230218 |
230049 |
0 |
0 |
T28 |
1335 |
1315 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
75310916 |
0 |
2319 |
T4 |
14003 |
1919 |
0 |
3 |
T6 |
19347 |
19303 |
0 |
3 |
T7 |
19292 |
19240 |
0 |
3 |
T8 |
2620 |
2434 |
0 |
3 |
T9 |
1157 |
1032 |
0 |
3 |
T24 |
1340 |
1189 |
0 |
3 |
T25 |
1827 |
1650 |
0 |
3 |
T26 |
1249 |
1226 |
0 |
3 |
T27 |
230218 |
230046 |
0 |
3 |
T28 |
1335 |
1312 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
75316988 |
0 |
0 |
T4 |
14003 |
1950 |
0 |
0 |
T6 |
19347 |
19306 |
0 |
0 |
T7 |
19292 |
19243 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
1157 |
1035 |
0 |
0 |
T24 |
1340 |
1192 |
0 |
0 |
T25 |
1827 |
1653 |
0 |
0 |
T26 |
1249 |
1229 |
0 |
0 |
T27 |
230218 |
230049 |
0 |
0 |
T28 |
1335 |
1315 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
75316988 |
0 |
0 |
T4 |
14003 |
1950 |
0 |
0 |
T6 |
19347 |
19306 |
0 |
0 |
T7 |
19292 |
19243 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
1157 |
1035 |
0 |
0 |
T24 |
1340 |
1192 |
0 |
0 |
T25 |
1827 |
1653 |
0 |
0 |
T26 |
1249 |
1229 |
0 |
0 |
T27 |
230218 |
230049 |
0 |
0 |
T28 |
1335 |
1315 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
75316988 |
0 |
0 |
T4 |
14003 |
1950 |
0 |
0 |
T6 |
19347 |
19306 |
0 |
0 |
T7 |
19292 |
19243 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
1157 |
1035 |
0 |
0 |
T24 |
1340 |
1192 |
0 |
0 |
T25 |
1827 |
1653 |
0 |
0 |
T26 |
1249 |
1229 |
0 |
0 |
T27 |
230218 |
230049 |
0 |
0 |
T28 |
1335 |
1315 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
75316988 |
0 |
0 |
T4 |
14003 |
1950 |
0 |
0 |
T6 |
19347 |
19306 |
0 |
0 |
T7 |
19292 |
19243 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
1157 |
1035 |
0 |
0 |
T24 |
1340 |
1192 |
0 |
0 |
T25 |
1827 |
1653 |
0 |
0 |
T26 |
1249 |
1229 |
0 |
0 |
T27 |
230218 |
230049 |
0 |
0 |
T28 |
1335 |
1315 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
75316988 |
0 |
0 |
T4 |
14003 |
1950 |
0 |
0 |
T6 |
19347 |
19306 |
0 |
0 |
T7 |
19292 |
19243 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
1157 |
1035 |
0 |
0 |
T24 |
1340 |
1192 |
0 |
0 |
T25 |
1827 |
1653 |
0 |
0 |
T26 |
1249 |
1229 |
0 |
0 |
T27 |
230218 |
230049 |
0 |
0 |
T28 |
1335 |
1315 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
75316988 |
0 |
0 |
T4 |
14003 |
1950 |
0 |
0 |
T6 |
19347 |
19306 |
0 |
0 |
T7 |
19292 |
19243 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
1157 |
1035 |
0 |
0 |
T24 |
1340 |
1192 |
0 |
0 |
T25 |
1827 |
1653 |
0 |
0 |
T26 |
1249 |
1229 |
0 |
0 |
T27 |
230218 |
230049 |
0 |
0 |
T28 |
1335 |
1315 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
75316988 |
0 |
0 |
T4 |
14003 |
1950 |
0 |
0 |
T6 |
19347 |
19306 |
0 |
0 |
T7 |
19292 |
19243 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
1157 |
1035 |
0 |
0 |
T24 |
1340 |
1192 |
0 |
0 |
T25 |
1827 |
1653 |
0 |
0 |
T26 |
1249 |
1229 |
0 |
0 |
T27 |
230218 |
230049 |
0 |
0 |
T28 |
1335 |
1315 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76798866 |
75316988 |
0 |
0 |
T4 |
14003 |
1950 |
0 |
0 |
T6 |
19347 |
19306 |
0 |
0 |
T7 |
19292 |
19243 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
1157 |
1035 |
0 |
0 |
T24 |
1340 |
1192 |
0 |
0 |
T25 |
1827 |
1653 |
0 |
0 |
T26 |
1249 |
1229 |
0 |
0 |
T27 |
230218 |
230049 |
0 |
0 |
T28 |
1335 |
1315 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T9,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T9,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T9,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T9,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T6 |
0 |
Covered |
T8,T9,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T6 |
0 |
Covered |
T8,T9,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T6 |
0 |
Covered |
T8,T9,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T6 |
0 |
Covered |
T8,T9,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
196444110 |
192764765 |
0 |
0 |
T4 |
56016 |
7776 |
0 |
0 |
T6 |
59394 |
59225 |
0 |
0 |
T7 |
65171 |
64974 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
2410 |
2155 |
0 |
0 |
T24 |
1271 |
1116 |
0 |
0 |
T25 |
1923 |
1739 |
0 |
0 |
T26 |
8336 |
8195 |
0 |
0 |
T27 |
218218 |
218049 |
0 |
0 |
T28 |
5566 |
5482 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
196444110 |
192758812 |
0 |
2319 |
T4 |
56016 |
7752 |
0 |
3 |
T6 |
59394 |
59222 |
0 |
3 |
T7 |
65171 |
64971 |
0 |
3 |
T8 |
2620 |
2434 |
0 |
3 |
T9 |
2410 |
2152 |
0 |
3 |
T24 |
1271 |
1113 |
0 |
3 |
T25 |
1923 |
1736 |
0 |
3 |
T26 |
8336 |
8192 |
0 |
3 |
T27 |
218218 |
218046 |
0 |
3 |
T28 |
5566 |
5479 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
196444110 |
18532 |
0 |
0 |
T4 |
56016 |
8 |
0 |
0 |
T6 |
59394 |
1 |
0 |
0 |
T7 |
65171 |
1 |
0 |
0 |
T8 |
2620 |
8 |
0 |
0 |
T9 |
2410 |
1 |
0 |
0 |
T24 |
1271 |
12 |
0 |
0 |
T25 |
1923 |
4 |
0 |
0 |
T26 |
8336 |
5 |
0 |
0 |
T27 |
218218 |
1 |
0 |
0 |
T28 |
5566 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
196444110 |
192764765 |
0 |
0 |
T4 |
56016 |
7776 |
0 |
0 |
T6 |
59394 |
59225 |
0 |
0 |
T7 |
65171 |
64974 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
2410 |
2155 |
0 |
0 |
T24 |
1271 |
1116 |
0 |
0 |
T25 |
1923 |
1739 |
0 |
0 |
T26 |
8336 |
8195 |
0 |
0 |
T27 |
218218 |
218049 |
0 |
0 |
T28 |
5566 |
5482 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
196444110 |
192764765 |
0 |
0 |
T4 |
56016 |
7776 |
0 |
0 |
T6 |
59394 |
59225 |
0 |
0 |
T7 |
65171 |
64974 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
2410 |
2155 |
0 |
0 |
T24 |
1271 |
1116 |
0 |
0 |
T25 |
1923 |
1739 |
0 |
0 |
T26 |
8336 |
8195 |
0 |
0 |
T27 |
218218 |
218049 |
0 |
0 |
T28 |
5566 |
5482 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T9,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T9,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T9,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T9,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T6 |
0 |
Covered |
T8,T9,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T6 |
0 |
Covered |
T8,T9,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T6 |
0 |
Covered |
T8,T9,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T6 |
0 |
Covered |
T8,T9,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
196444110 |
192764765 |
0 |
0 |
T4 |
56016 |
7776 |
0 |
0 |
T6 |
59394 |
59225 |
0 |
0 |
T7 |
65171 |
64974 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
2410 |
2155 |
0 |
0 |
T24 |
1271 |
1116 |
0 |
0 |
T25 |
1923 |
1739 |
0 |
0 |
T26 |
8336 |
8195 |
0 |
0 |
T27 |
218218 |
218049 |
0 |
0 |
T28 |
5566 |
5482 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
196444110 |
192758812 |
0 |
2319 |
T4 |
56016 |
7752 |
0 |
3 |
T6 |
59394 |
59222 |
0 |
3 |
T7 |
65171 |
64971 |
0 |
3 |
T8 |
2620 |
2434 |
0 |
3 |
T9 |
2410 |
2152 |
0 |
3 |
T24 |
1271 |
1113 |
0 |
3 |
T25 |
1923 |
1736 |
0 |
3 |
T26 |
8336 |
8192 |
0 |
3 |
T27 |
218218 |
218046 |
0 |
3 |
T28 |
5566 |
5479 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
196444110 |
18350 |
0 |
0 |
T4 |
56016 |
8 |
0 |
0 |
T6 |
59394 |
1 |
0 |
0 |
T7 |
65171 |
1 |
0 |
0 |
T8 |
2620 |
14 |
0 |
0 |
T9 |
2410 |
5 |
0 |
0 |
T24 |
1271 |
12 |
0 |
0 |
T25 |
1923 |
4 |
0 |
0 |
T26 |
8336 |
14 |
0 |
0 |
T27 |
218218 |
1 |
0 |
0 |
T28 |
5566 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
196444110 |
192764765 |
0 |
0 |
T4 |
56016 |
7776 |
0 |
0 |
T6 |
59394 |
59225 |
0 |
0 |
T7 |
65171 |
64974 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
2410 |
2155 |
0 |
0 |
T24 |
1271 |
1116 |
0 |
0 |
T25 |
1923 |
1739 |
0 |
0 |
T26 |
8336 |
8195 |
0 |
0 |
T27 |
218218 |
218049 |
0 |
0 |
T28 |
5566 |
5482 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
196444110 |
192764765 |
0 |
0 |
T4 |
56016 |
7776 |
0 |
0 |
T6 |
59394 |
59225 |
0 |
0 |
T7 |
65171 |
64974 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
2410 |
2155 |
0 |
0 |
T24 |
1271 |
1116 |
0 |
0 |
T25 |
1923 |
1739 |
0 |
0 |
T26 |
8336 |
8195 |
0 |
0 |
T27 |
218218 |
218049 |
0 |
0 |
T28 |
5566 |
5482 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T9,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T9,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T9,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T9,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T6 |
0 |
Covered |
T8,T9,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T6 |
0 |
Covered |
T8,T9,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T6 |
0 |
Covered |
T8,T9,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T6 |
0 |
Covered |
T8,T9,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
196444110 |
192764765 |
0 |
0 |
T4 |
56016 |
7776 |
0 |
0 |
T6 |
59394 |
59225 |
0 |
0 |
T7 |
65171 |
64974 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
2410 |
2155 |
0 |
0 |
T24 |
1271 |
1116 |
0 |
0 |
T25 |
1923 |
1739 |
0 |
0 |
T26 |
8336 |
8195 |
0 |
0 |
T27 |
218218 |
218049 |
0 |
0 |
T28 |
5566 |
5482 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
196444110 |
192758812 |
0 |
2319 |
T4 |
56016 |
7752 |
0 |
3 |
T6 |
59394 |
59222 |
0 |
3 |
T7 |
65171 |
64971 |
0 |
3 |
T8 |
2620 |
2434 |
0 |
3 |
T9 |
2410 |
2152 |
0 |
3 |
T24 |
1271 |
1113 |
0 |
3 |
T25 |
1923 |
1736 |
0 |
3 |
T26 |
8336 |
8192 |
0 |
3 |
T27 |
218218 |
218046 |
0 |
3 |
T28 |
5566 |
5479 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
196444110 |
18255 |
0 |
0 |
T4 |
56016 |
8 |
0 |
0 |
T6 |
59394 |
1 |
0 |
0 |
T7 |
65171 |
1 |
0 |
0 |
T8 |
2620 |
16 |
0 |
0 |
T9 |
2410 |
5 |
0 |
0 |
T24 |
1271 |
16 |
0 |
0 |
T25 |
1923 |
4 |
0 |
0 |
T26 |
8336 |
13 |
0 |
0 |
T27 |
218218 |
1 |
0 |
0 |
T28 |
5566 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
196444110 |
192764765 |
0 |
0 |
T4 |
56016 |
7776 |
0 |
0 |
T6 |
59394 |
59225 |
0 |
0 |
T7 |
65171 |
64974 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
2410 |
2155 |
0 |
0 |
T24 |
1271 |
1116 |
0 |
0 |
T25 |
1923 |
1739 |
0 |
0 |
T26 |
8336 |
8195 |
0 |
0 |
T27 |
218218 |
218049 |
0 |
0 |
T28 |
5566 |
5482 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
196444110 |
192764765 |
0 |
0 |
T4 |
56016 |
7776 |
0 |
0 |
T6 |
59394 |
59225 |
0 |
0 |
T7 |
65171 |
64974 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
2410 |
2155 |
0 |
0 |
T24 |
1271 |
1116 |
0 |
0 |
T25 |
1923 |
1739 |
0 |
0 |
T26 |
8336 |
8195 |
0 |
0 |
T27 |
218218 |
218049 |
0 |
0 |
T28 |
5566 |
5482 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T9,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T9,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T9,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T6 |
1 | Covered | T8,T9,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T6 |
0 |
Covered |
T8,T9,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T6 |
0 |
Covered |
T8,T9,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T6 |
0 |
Covered |
T8,T9,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T6 |
0 |
Covered |
T8,T9,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
196444110 |
192764765 |
0 |
0 |
T4 |
56016 |
7776 |
0 |
0 |
T6 |
59394 |
59225 |
0 |
0 |
T7 |
65171 |
64974 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
2410 |
2155 |
0 |
0 |
T24 |
1271 |
1116 |
0 |
0 |
T25 |
1923 |
1739 |
0 |
0 |
T26 |
8336 |
8195 |
0 |
0 |
T27 |
218218 |
218049 |
0 |
0 |
T28 |
5566 |
5482 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
196444110 |
192758812 |
0 |
2319 |
T4 |
56016 |
7752 |
0 |
3 |
T6 |
59394 |
59222 |
0 |
3 |
T7 |
65171 |
64971 |
0 |
3 |
T8 |
2620 |
2434 |
0 |
3 |
T9 |
2410 |
2152 |
0 |
3 |
T24 |
1271 |
1113 |
0 |
3 |
T25 |
1923 |
1736 |
0 |
3 |
T26 |
8336 |
8192 |
0 |
3 |
T27 |
218218 |
218046 |
0 |
3 |
T28 |
5566 |
5479 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
196444110 |
18551 |
0 |
0 |
T4 |
56016 |
8 |
0 |
0 |
T6 |
59394 |
1 |
0 |
0 |
T7 |
65171 |
1 |
0 |
0 |
T8 |
2620 |
16 |
0 |
0 |
T9 |
2410 |
1 |
0 |
0 |
T24 |
1271 |
8 |
0 |
0 |
T25 |
1923 |
4 |
0 |
0 |
T26 |
8336 |
14 |
0 |
0 |
T27 |
218218 |
1 |
0 |
0 |
T28 |
5566 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
196444110 |
192764765 |
0 |
0 |
T4 |
56016 |
7776 |
0 |
0 |
T6 |
59394 |
59225 |
0 |
0 |
T7 |
65171 |
64974 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
2410 |
2155 |
0 |
0 |
T24 |
1271 |
1116 |
0 |
0 |
T25 |
1923 |
1739 |
0 |
0 |
T26 |
8336 |
8195 |
0 |
0 |
T27 |
218218 |
218049 |
0 |
0 |
T28 |
5566 |
5482 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
196444110 |
192764765 |
0 |
0 |
T4 |
56016 |
7776 |
0 |
0 |
T6 |
59394 |
59225 |
0 |
0 |
T7 |
65171 |
64974 |
0 |
0 |
T8 |
2620 |
2437 |
0 |
0 |
T9 |
2410 |
2155 |
0 |
0 |
T24 |
1271 |
1116 |
0 |
0 |
T25 |
1923 |
1739 |
0 |
0 |
T26 |
8336 |
8195 |
0 |
0 |
T27 |
218218 |
218049 |
0 |
0 |
T28 |
5566 |
5482 |
0 |
0 |