Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21532 |
21532 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T8 |
28 |
28 |
0 |
0 |
T24 |
28 |
28 |
0 |
0 |
T25 |
28 |
28 |
0 |
0 |
T26 |
28 |
28 |
0 |
0 |
T27 |
28 |
28 |
0 |
0 |
T28 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
1099099 |
119150 |
0 |
0 |
T5 |
3316107 |
3301486 |
0 |
0 |
T6 |
709314 |
707836 |
0 |
0 |
T7 |
108295 |
107364 |
0 |
0 |
T8 |
124024 |
120523 |
0 |
0 |
T24 |
39319 |
35685 |
0 |
0 |
T25 |
37360 |
33816 |
0 |
0 |
T26 |
46004 |
41350 |
0 |
0 |
T27 |
40865 |
35047 |
0 |
0 |
T28 |
41487 |
39855 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
360334020 |
347374872 |
0 |
13842 |
T4 |
256458 |
15576 |
0 |
18 |
T5 |
527772 |
525174 |
0 |
18 |
T6 |
65982 |
65802 |
0 |
18 |
T7 |
10020 |
9906 |
0 |
18 |
T8 |
10332 |
9978 |
0 |
18 |
T24 |
9000 |
8058 |
0 |
18 |
T25 |
6330 |
5694 |
0 |
18 |
T26 |
10434 |
9264 |
0 |
18 |
T27 |
9408 |
7950 |
0 |
18 |
T28 |
6408 |
6108 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1816638150 |
1793133584 |
0 |
16149 |
T4 |
297490 |
18069 |
0 |
21 |
T5 |
1037503 |
1032322 |
0 |
21 |
T6 |
249280 |
248650 |
0 |
21 |
T7 |
37876 |
37485 |
0 |
21 |
T8 |
44102 |
42635 |
0 |
21 |
T24 |
10509 |
9416 |
0 |
21 |
T25 |
11397 |
10119 |
0 |
21 |
T26 |
12366 |
10984 |
0 |
21 |
T27 |
10913 |
9222 |
0 |
21 |
T28 |
12948 |
12348 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1816638150 |
102276 |
0 |
0 |
T1 |
0 |
18 |
0 |
0 |
T2 |
0 |
125 |
0 |
0 |
T4 |
297490 |
28 |
0 |
0 |
T5 |
718052 |
101 |
0 |
0 |
T6 |
249280 |
4 |
0 |
0 |
T7 |
37876 |
120 |
0 |
0 |
T8 |
44102 |
154 |
0 |
0 |
T12 |
0 |
703 |
0 |
0 |
T22 |
0 |
35 |
0 |
0 |
T24 |
10509 |
12 |
0 |
0 |
T25 |
11397 |
38 |
0 |
0 |
T26 |
12366 |
36 |
0 |
0 |
T27 |
10913 |
44 |
0 |
0 |
T28 |
12948 |
45 |
0 |
0 |
T30 |
4329 |
0 |
0 |
0 |
T35 |
0 |
12 |
0 |
0 |
T76 |
0 |
13 |
0 |
0 |
T77 |
0 |
88 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
545151 |
85160 |
0 |
0 |
T5 |
1750832 |
1743795 |
0 |
0 |
T6 |
394052 |
393345 |
0 |
0 |
T7 |
60399 |
59934 |
0 |
0 |
T8 |
69590 |
67871 |
0 |
0 |
T24 |
19810 |
18172 |
0 |
0 |
T25 |
19633 |
17964 |
0 |
0 |
T26 |
23204 |
21063 |
0 |
0 |
T27 |
20544 |
17836 |
0 |
0 |
T28 |
22131 |
21360 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T7,T8,T28 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T7,T8,T28 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T7,T8,T28 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T7,T8,T28 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T28 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T28 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T28 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T28 |
0 |
Covered |
T5,T7,T8 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
324680234 |
320974110 |
0 |
0 |
T4 |
41032 |
2514 |
0 |
0 |
T5 |
143527 |
142707 |
0 |
0 |
T6 |
43990 |
43883 |
0 |
0 |
T7 |
6684 |
6618 |
0 |
0 |
T8 |
7870 |
7612 |
0 |
0 |
T24 |
1453 |
1305 |
0 |
0 |
T25 |
1807 |
1604 |
0 |
0 |
T26 |
1720 |
1531 |
0 |
0 |
T27 |
1505 |
1275 |
0 |
0 |
T28 |
2092 |
1999 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
324680234 |
320967800 |
0 |
2307 |
T4 |
41032 |
2493 |
0 |
3 |
T5 |
143527 |
142692 |
0 |
3 |
T6 |
43990 |
43880 |
0 |
3 |
T7 |
6684 |
6615 |
0 |
3 |
T8 |
7870 |
7609 |
0 |
3 |
T24 |
1453 |
1302 |
0 |
3 |
T25 |
1807 |
1601 |
0 |
3 |
T26 |
1720 |
1528 |
0 |
3 |
T27 |
1505 |
1272 |
0 |
3 |
T28 |
2092 |
1996 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
324680234 |
15231 |
0 |
0 |
T1 |
0 |
7 |
0 |
0 |
T2 |
0 |
50 |
0 |
0 |
T4 |
41032 |
0 |
0 |
0 |
T6 |
43990 |
0 |
0 |
0 |
T7 |
6684 |
37 |
0 |
0 |
T8 |
7870 |
44 |
0 |
0 |
T12 |
0 |
278 |
0 |
0 |
T22 |
0 |
16 |
0 |
0 |
T24 |
1453 |
0 |
0 |
0 |
T25 |
1807 |
0 |
0 |
0 |
T26 |
1720 |
0 |
0 |
0 |
T27 |
1505 |
0 |
0 |
0 |
T28 |
2092 |
14 |
0 |
0 |
T30 |
1979 |
0 |
0 |
0 |
T35 |
0 |
7 |
0 |
0 |
T76 |
0 |
5 |
0 |
0 |
T77 |
0 |
25 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
57902304 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
87962 |
87544 |
0 |
0 |
T6 |
10997 |
10970 |
0 |
0 |
T7 |
1670 |
1654 |
0 |
0 |
T8 |
1722 |
1666 |
0 |
0 |
T24 |
1500 |
1346 |
0 |
0 |
T25 |
1055 |
952 |
0 |
0 |
T26 |
1739 |
1547 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
1068 |
1021 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
57902304 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
87962 |
87544 |
0 |
0 |
T6 |
10997 |
10970 |
0 |
0 |
T7 |
1670 |
1654 |
0 |
0 |
T8 |
1722 |
1666 |
0 |
0 |
T24 |
1500 |
1346 |
0 |
0 |
T25 |
1055 |
952 |
0 |
0 |
T26 |
1739 |
1547 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
1068 |
1021 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
57902304 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
87962 |
87544 |
0 |
0 |
T6 |
10997 |
10970 |
0 |
0 |
T7 |
1670 |
1654 |
0 |
0 |
T8 |
1722 |
1666 |
0 |
0 |
T24 |
1500 |
1346 |
0 |
0 |
T25 |
1055 |
952 |
0 |
0 |
T26 |
1739 |
1547 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
1068 |
1021 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
57902304 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
87962 |
87544 |
0 |
0 |
T6 |
10997 |
10970 |
0 |
0 |
T7 |
1670 |
1654 |
0 |
0 |
T8 |
1722 |
1666 |
0 |
0 |
T24 |
1500 |
1346 |
0 |
0 |
T25 |
1055 |
952 |
0 |
0 |
T26 |
1739 |
1547 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
1068 |
1021 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T7,T8,T28 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T7,T8,T28 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T7,T8,T28 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T7,T8,T28 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T28 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T28 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T28 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T28 |
0 |
Covered |
T5,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
57902304 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
87962 |
87544 |
0 |
0 |
T6 |
10997 |
10970 |
0 |
0 |
T7 |
1670 |
1654 |
0 |
0 |
T8 |
1722 |
1666 |
0 |
0 |
T24 |
1500 |
1346 |
0 |
0 |
T25 |
1055 |
952 |
0 |
0 |
T26 |
1739 |
1547 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
1068 |
1021 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
57895812 |
0 |
2307 |
T4 |
42743 |
2596 |
0 |
3 |
T5 |
87962 |
87529 |
0 |
3 |
T6 |
10997 |
10967 |
0 |
3 |
T7 |
1670 |
1651 |
0 |
3 |
T8 |
1722 |
1663 |
0 |
3 |
T24 |
1500 |
1343 |
0 |
3 |
T25 |
1055 |
949 |
0 |
3 |
T26 |
1739 |
1544 |
0 |
3 |
T27 |
1568 |
1325 |
0 |
3 |
T28 |
1068 |
1018 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
9225 |
0 |
0 |
T1 |
0 |
4 |
0 |
0 |
T2 |
0 |
29 |
0 |
0 |
T4 |
42743 |
0 |
0 |
0 |
T6 |
10997 |
0 |
0 |
0 |
T7 |
1670 |
20 |
0 |
0 |
T8 |
1722 |
21 |
0 |
0 |
T12 |
0 |
204 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T24 |
1500 |
0 |
0 |
0 |
T25 |
1055 |
0 |
0 |
0 |
T26 |
1739 |
0 |
0 |
0 |
T27 |
1568 |
0 |
0 |
0 |
T28 |
1068 |
7 |
0 |
0 |
T30 |
1175 |
0 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T76 |
0 |
3 |
0 |
0 |
T77 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T7,T8,T28 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T7,T8,T28 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T7,T8,T28 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T7,T8,T28 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T28 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T28 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T28 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T28 |
0 |
Covered |
T5,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
57902304 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
87962 |
87544 |
0 |
0 |
T6 |
10997 |
10970 |
0 |
0 |
T7 |
1670 |
1654 |
0 |
0 |
T8 |
1722 |
1666 |
0 |
0 |
T24 |
1500 |
1346 |
0 |
0 |
T25 |
1055 |
952 |
0 |
0 |
T26 |
1739 |
1547 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
1068 |
1021 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
57895812 |
0 |
2307 |
T4 |
42743 |
2596 |
0 |
3 |
T5 |
87962 |
87529 |
0 |
3 |
T6 |
10997 |
10967 |
0 |
3 |
T7 |
1670 |
1651 |
0 |
3 |
T8 |
1722 |
1663 |
0 |
3 |
T24 |
1500 |
1343 |
0 |
3 |
T25 |
1055 |
949 |
0 |
3 |
T26 |
1739 |
1544 |
0 |
3 |
T27 |
1568 |
1325 |
0 |
3 |
T28 |
1068 |
1018 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
10670 |
0 |
0 |
T1 |
0 |
7 |
0 |
0 |
T2 |
0 |
46 |
0 |
0 |
T4 |
42743 |
0 |
0 |
0 |
T6 |
10997 |
0 |
0 |
0 |
T7 |
1670 |
21 |
0 |
0 |
T8 |
1722 |
37 |
0 |
0 |
T12 |
0 |
221 |
0 |
0 |
T22 |
0 |
9 |
0 |
0 |
T24 |
1500 |
0 |
0 |
0 |
T25 |
1055 |
0 |
0 |
0 |
T26 |
1739 |
0 |
0 |
0 |
T27 |
1568 |
0 |
0 |
0 |
T28 |
1068 |
9 |
0 |
0 |
T30 |
1175 |
0 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T76 |
0 |
5 |
0 |
0 |
T77 |
0 |
31 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
342961644 |
341043564 |
0 |
0 |
T4 |
42743 |
18651 |
0 |
0 |
T5 |
179513 |
179058 |
0 |
0 |
T6 |
45824 |
45784 |
0 |
0 |
T7 |
6963 |
6923 |
0 |
0 |
T8 |
8197 |
8071 |
0 |
0 |
T24 |
1514 |
1474 |
0 |
0 |
T25 |
1870 |
1786 |
0 |
0 |
T26 |
1792 |
1709 |
0 |
0 |
T27 |
1568 |
1442 |
0 |
0 |
T28 |
2180 |
2140 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
342961644 |
341043564 |
0 |
0 |
T4 |
42743 |
18651 |
0 |
0 |
T5 |
179513 |
179058 |
0 |
0 |
T6 |
45824 |
45784 |
0 |
0 |
T7 |
6963 |
6923 |
0 |
0 |
T8 |
8197 |
8071 |
0 |
0 |
T24 |
1514 |
1474 |
0 |
0 |
T25 |
1870 |
1786 |
0 |
0 |
T26 |
1792 |
1709 |
0 |
0 |
T27 |
1568 |
1442 |
0 |
0 |
T28 |
2180 |
2140 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
324680234 |
322838922 |
0 |
0 |
T4 |
41032 |
17901 |
0 |
0 |
T5 |
143527 |
143092 |
0 |
0 |
T6 |
43990 |
43952 |
0 |
0 |
T7 |
6684 |
6646 |
0 |
0 |
T8 |
7870 |
7749 |
0 |
0 |
T24 |
1453 |
1414 |
0 |
0 |
T25 |
1807 |
1728 |
0 |
0 |
T26 |
1720 |
1641 |
0 |
0 |
T27 |
1505 |
1384 |
0 |
0 |
T28 |
2092 |
2054 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
324680234 |
322838922 |
0 |
0 |
T4 |
41032 |
17901 |
0 |
0 |
T5 |
143527 |
143092 |
0 |
0 |
T6 |
43990 |
43952 |
0 |
0 |
T7 |
6684 |
6646 |
0 |
0 |
T8 |
7870 |
7749 |
0 |
0 |
T24 |
1453 |
1414 |
0 |
0 |
T25 |
1807 |
1728 |
0 |
0 |
T26 |
1720 |
1641 |
0 |
0 |
T27 |
1505 |
1384 |
0 |
0 |
T28 |
2092 |
2054 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161627409 |
161627409 |
0 |
0 |
T4 |
8953 |
8953 |
0 |
0 |
T5 |
71547 |
71547 |
0 |
0 |
T6 |
21976 |
21976 |
0 |
0 |
T7 |
3692 |
3692 |
0 |
0 |
T8 |
4312 |
4312 |
0 |
0 |
T24 |
707 |
707 |
0 |
0 |
T25 |
864 |
864 |
0 |
0 |
T26 |
821 |
821 |
0 |
0 |
T27 |
692 |
692 |
0 |
0 |
T28 |
1124 |
1124 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161627409 |
161627409 |
0 |
0 |
T4 |
8953 |
8953 |
0 |
0 |
T5 |
71547 |
71547 |
0 |
0 |
T6 |
21976 |
21976 |
0 |
0 |
T7 |
3692 |
3692 |
0 |
0 |
T8 |
4312 |
4312 |
0 |
0 |
T24 |
707 |
707 |
0 |
0 |
T25 |
864 |
864 |
0 |
0 |
T26 |
821 |
821 |
0 |
0 |
T27 |
692 |
692 |
0 |
0 |
T28 |
1124 |
1124 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
80813395 |
80813395 |
0 |
0 |
T4 |
4476 |
4476 |
0 |
0 |
T5 |
35773 |
35773 |
0 |
0 |
T6 |
10988 |
10988 |
0 |
0 |
T7 |
1846 |
1846 |
0 |
0 |
T8 |
2156 |
2156 |
0 |
0 |
T24 |
354 |
354 |
0 |
0 |
T25 |
432 |
432 |
0 |
0 |
T26 |
410 |
410 |
0 |
0 |
T27 |
346 |
346 |
0 |
0 |
T28 |
561 |
561 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
80813395 |
80813395 |
0 |
0 |
T4 |
4476 |
4476 |
0 |
0 |
T5 |
35773 |
35773 |
0 |
0 |
T6 |
10988 |
10988 |
0 |
0 |
T7 |
1846 |
1846 |
0 |
0 |
T8 |
2156 |
2156 |
0 |
0 |
T24 |
354 |
354 |
0 |
0 |
T25 |
432 |
432 |
0 |
0 |
T26 |
410 |
410 |
0 |
0 |
T27 |
346 |
346 |
0 |
0 |
T28 |
561 |
561 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164649457 |
163728926 |
0 |
0 |
T4 |
20517 |
8949 |
0 |
0 |
T5 |
74648 |
74429 |
0 |
0 |
T6 |
21996 |
21977 |
0 |
0 |
T7 |
3342 |
3323 |
0 |
0 |
T8 |
3935 |
3875 |
0 |
0 |
T24 |
726 |
707 |
0 |
0 |
T25 |
850 |
810 |
0 |
0 |
T26 |
859 |
820 |
0 |
0 |
T27 |
753 |
692 |
0 |
0 |
T28 |
1046 |
1027 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164649457 |
163728926 |
0 |
0 |
T4 |
20517 |
8949 |
0 |
0 |
T5 |
74648 |
74429 |
0 |
0 |
T6 |
21996 |
21977 |
0 |
0 |
T7 |
3342 |
3323 |
0 |
0 |
T8 |
3935 |
3875 |
0 |
0 |
T24 |
726 |
707 |
0 |
0 |
T25 |
850 |
810 |
0 |
0 |
T26 |
859 |
820 |
0 |
0 |
T27 |
753 |
692 |
0 |
0 |
T28 |
1046 |
1027 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
57902304 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
87962 |
87544 |
0 |
0 |
T6 |
10997 |
10970 |
0 |
0 |
T7 |
1670 |
1654 |
0 |
0 |
T8 |
1722 |
1666 |
0 |
0 |
T24 |
1500 |
1346 |
0 |
0 |
T25 |
1055 |
952 |
0 |
0 |
T26 |
1739 |
1547 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
1068 |
1021 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
57895812 |
0 |
2307 |
T4 |
42743 |
2596 |
0 |
3 |
T5 |
87962 |
87529 |
0 |
3 |
T6 |
10997 |
10967 |
0 |
3 |
T7 |
1670 |
1651 |
0 |
3 |
T8 |
1722 |
1663 |
0 |
3 |
T24 |
1500 |
1343 |
0 |
3 |
T25 |
1055 |
949 |
0 |
3 |
T26 |
1739 |
1544 |
0 |
3 |
T27 |
1568 |
1325 |
0 |
3 |
T28 |
1068 |
1018 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
57902304 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
87962 |
87544 |
0 |
0 |
T6 |
10997 |
10970 |
0 |
0 |
T7 |
1670 |
1654 |
0 |
0 |
T8 |
1722 |
1666 |
0 |
0 |
T24 |
1500 |
1346 |
0 |
0 |
T25 |
1055 |
952 |
0 |
0 |
T26 |
1739 |
1547 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
1068 |
1021 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
57895812 |
0 |
2307 |
T4 |
42743 |
2596 |
0 |
3 |
T5 |
87962 |
87529 |
0 |
3 |
T6 |
10997 |
10967 |
0 |
3 |
T7 |
1670 |
1651 |
0 |
3 |
T8 |
1722 |
1663 |
0 |
3 |
T24 |
1500 |
1343 |
0 |
3 |
T25 |
1055 |
949 |
0 |
3 |
T26 |
1739 |
1544 |
0 |
3 |
T27 |
1568 |
1325 |
0 |
3 |
T28 |
1068 |
1018 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
57902304 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
87962 |
87544 |
0 |
0 |
T6 |
10997 |
10970 |
0 |
0 |
T7 |
1670 |
1654 |
0 |
0 |
T8 |
1722 |
1666 |
0 |
0 |
T24 |
1500 |
1346 |
0 |
0 |
T25 |
1055 |
952 |
0 |
0 |
T26 |
1739 |
1547 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
1068 |
1021 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
57895812 |
0 |
2307 |
T4 |
42743 |
2596 |
0 |
3 |
T5 |
87962 |
87529 |
0 |
3 |
T6 |
10997 |
10967 |
0 |
3 |
T7 |
1670 |
1651 |
0 |
3 |
T8 |
1722 |
1663 |
0 |
3 |
T24 |
1500 |
1343 |
0 |
3 |
T25 |
1055 |
949 |
0 |
3 |
T26 |
1739 |
1544 |
0 |
3 |
T27 |
1568 |
1325 |
0 |
3 |
T28 |
1068 |
1018 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
57902304 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
87962 |
87544 |
0 |
0 |
T6 |
10997 |
10970 |
0 |
0 |
T7 |
1670 |
1654 |
0 |
0 |
T8 |
1722 |
1666 |
0 |
0 |
T24 |
1500 |
1346 |
0 |
0 |
T25 |
1055 |
952 |
0 |
0 |
T26 |
1739 |
1547 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
1068 |
1021 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
57895812 |
0 |
2307 |
T4 |
42743 |
2596 |
0 |
3 |
T5 |
87962 |
87529 |
0 |
3 |
T6 |
10997 |
10967 |
0 |
3 |
T7 |
1670 |
1651 |
0 |
3 |
T8 |
1722 |
1663 |
0 |
3 |
T24 |
1500 |
1343 |
0 |
3 |
T25 |
1055 |
949 |
0 |
3 |
T26 |
1739 |
1544 |
0 |
3 |
T27 |
1568 |
1325 |
0 |
3 |
T28 |
1068 |
1018 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
57902304 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
87962 |
87544 |
0 |
0 |
T6 |
10997 |
10970 |
0 |
0 |
T7 |
1670 |
1654 |
0 |
0 |
T8 |
1722 |
1666 |
0 |
0 |
T24 |
1500 |
1346 |
0 |
0 |
T25 |
1055 |
952 |
0 |
0 |
T26 |
1739 |
1547 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
1068 |
1021 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
57895812 |
0 |
2307 |
T4 |
42743 |
2596 |
0 |
3 |
T5 |
87962 |
87529 |
0 |
3 |
T6 |
10997 |
10967 |
0 |
3 |
T7 |
1670 |
1651 |
0 |
3 |
T8 |
1722 |
1663 |
0 |
3 |
T24 |
1500 |
1343 |
0 |
3 |
T25 |
1055 |
949 |
0 |
3 |
T26 |
1739 |
1544 |
0 |
3 |
T27 |
1568 |
1325 |
0 |
3 |
T28 |
1068 |
1018 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
57902304 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
87962 |
87544 |
0 |
0 |
T6 |
10997 |
10970 |
0 |
0 |
T7 |
1670 |
1654 |
0 |
0 |
T8 |
1722 |
1666 |
0 |
0 |
T24 |
1500 |
1346 |
0 |
0 |
T25 |
1055 |
952 |
0 |
0 |
T26 |
1739 |
1547 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
1068 |
1021 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
57895812 |
0 |
2307 |
T4 |
42743 |
2596 |
0 |
3 |
T5 |
87962 |
87529 |
0 |
3 |
T6 |
10997 |
10967 |
0 |
3 |
T7 |
1670 |
1651 |
0 |
3 |
T8 |
1722 |
1663 |
0 |
3 |
T24 |
1500 |
1343 |
0 |
3 |
T25 |
1055 |
949 |
0 |
3 |
T26 |
1739 |
1544 |
0 |
3 |
T27 |
1568 |
1325 |
0 |
3 |
T28 |
1068 |
1018 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
57902304 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
87962 |
87544 |
0 |
0 |
T6 |
10997 |
10970 |
0 |
0 |
T7 |
1670 |
1654 |
0 |
0 |
T8 |
1722 |
1666 |
0 |
0 |
T24 |
1500 |
1346 |
0 |
0 |
T25 |
1055 |
952 |
0 |
0 |
T26 |
1739 |
1547 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
1068 |
1021 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
57902304 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
87962 |
87544 |
0 |
0 |
T6 |
10997 |
10970 |
0 |
0 |
T7 |
1670 |
1654 |
0 |
0 |
T8 |
1722 |
1666 |
0 |
0 |
T24 |
1500 |
1346 |
0 |
0 |
T25 |
1055 |
952 |
0 |
0 |
T26 |
1739 |
1547 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
1068 |
1021 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
57902304 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
87962 |
87544 |
0 |
0 |
T6 |
10997 |
10970 |
0 |
0 |
T7 |
1670 |
1654 |
0 |
0 |
T8 |
1722 |
1666 |
0 |
0 |
T24 |
1500 |
1346 |
0 |
0 |
T25 |
1055 |
952 |
0 |
0 |
T26 |
1739 |
1547 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
1068 |
1021 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
57902304 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
87962 |
87544 |
0 |
0 |
T6 |
10997 |
10970 |
0 |
0 |
T7 |
1670 |
1654 |
0 |
0 |
T8 |
1722 |
1666 |
0 |
0 |
T24 |
1500 |
1346 |
0 |
0 |
T25 |
1055 |
952 |
0 |
0 |
T26 |
1739 |
1547 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
1068 |
1021 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
57902304 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
87962 |
87544 |
0 |
0 |
T6 |
10997 |
10970 |
0 |
0 |
T7 |
1670 |
1654 |
0 |
0 |
T8 |
1722 |
1666 |
0 |
0 |
T24 |
1500 |
1346 |
0 |
0 |
T25 |
1055 |
952 |
0 |
0 |
T26 |
1739 |
1547 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
1068 |
1021 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
57902304 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
87962 |
87544 |
0 |
0 |
T6 |
10997 |
10970 |
0 |
0 |
T7 |
1670 |
1654 |
0 |
0 |
T8 |
1722 |
1666 |
0 |
0 |
T24 |
1500 |
1346 |
0 |
0 |
T25 |
1055 |
952 |
0 |
0 |
T26 |
1739 |
1547 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
1068 |
1021 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
57902304 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
87962 |
87544 |
0 |
0 |
T6 |
10997 |
10970 |
0 |
0 |
T7 |
1670 |
1654 |
0 |
0 |
T8 |
1722 |
1666 |
0 |
0 |
T24 |
1500 |
1346 |
0 |
0 |
T25 |
1055 |
952 |
0 |
0 |
T26 |
1739 |
1547 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
1068 |
1021 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60055670 |
57902304 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
87962 |
87544 |
0 |
0 |
T6 |
10997 |
10970 |
0 |
0 |
T7 |
1670 |
1654 |
0 |
0 |
T8 |
1722 |
1666 |
0 |
0 |
T24 |
1500 |
1346 |
0 |
0 |
T25 |
1055 |
952 |
0 |
0 |
T26 |
1739 |
1547 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
1068 |
1021 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
342961644 |
339099902 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
179513 |
178658 |
0 |
0 |
T6 |
45824 |
45712 |
0 |
0 |
T7 |
6963 |
6895 |
0 |
0 |
T8 |
8197 |
7928 |
0 |
0 |
T24 |
1514 |
1360 |
0 |
0 |
T25 |
1870 |
1658 |
0 |
0 |
T26 |
1792 |
1595 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
2180 |
2082 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
342961644 |
339093540 |
0 |
2307 |
T4 |
42743 |
2596 |
0 |
3 |
T5 |
179513 |
178643 |
0 |
3 |
T6 |
45824 |
45709 |
0 |
3 |
T7 |
6963 |
6892 |
0 |
3 |
T8 |
8197 |
7925 |
0 |
3 |
T24 |
1514 |
1357 |
0 |
3 |
T25 |
1870 |
1655 |
0 |
3 |
T26 |
1792 |
1592 |
0 |
3 |
T27 |
1568 |
1325 |
0 |
3 |
T28 |
2180 |
2079 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
342961644 |
16674 |
0 |
0 |
T4 |
42743 |
7 |
0 |
0 |
T5 |
179513 |
27 |
0 |
0 |
T6 |
45824 |
1 |
0 |
0 |
T7 |
6963 |
5 |
0 |
0 |
T8 |
8197 |
14 |
0 |
0 |
T24 |
1514 |
3 |
0 |
0 |
T25 |
1870 |
9 |
0 |
0 |
T26 |
1792 |
1 |
0 |
0 |
T27 |
1568 |
13 |
0 |
0 |
T28 |
2180 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
342961644 |
339099902 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
179513 |
178658 |
0 |
0 |
T6 |
45824 |
45712 |
0 |
0 |
T7 |
6963 |
6895 |
0 |
0 |
T8 |
8197 |
7928 |
0 |
0 |
T24 |
1514 |
1360 |
0 |
0 |
T25 |
1870 |
1658 |
0 |
0 |
T26 |
1792 |
1595 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
2180 |
2082 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
342961644 |
339099902 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
179513 |
178658 |
0 |
0 |
T6 |
45824 |
45712 |
0 |
0 |
T7 |
6963 |
6895 |
0 |
0 |
T8 |
8197 |
7928 |
0 |
0 |
T24 |
1514 |
1360 |
0 |
0 |
T25 |
1870 |
1658 |
0 |
0 |
T26 |
1792 |
1595 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
2180 |
2082 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
342961644 |
339099902 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
179513 |
178658 |
0 |
0 |
T6 |
45824 |
45712 |
0 |
0 |
T7 |
6963 |
6895 |
0 |
0 |
T8 |
8197 |
7928 |
0 |
0 |
T24 |
1514 |
1360 |
0 |
0 |
T25 |
1870 |
1658 |
0 |
0 |
T26 |
1792 |
1595 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
2180 |
2082 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
342961644 |
339093540 |
0 |
2307 |
T4 |
42743 |
2596 |
0 |
3 |
T5 |
179513 |
178643 |
0 |
3 |
T6 |
45824 |
45709 |
0 |
3 |
T7 |
6963 |
6892 |
0 |
3 |
T8 |
8197 |
7925 |
0 |
3 |
T24 |
1514 |
1357 |
0 |
3 |
T25 |
1870 |
1655 |
0 |
3 |
T26 |
1792 |
1592 |
0 |
3 |
T27 |
1568 |
1325 |
0 |
3 |
T28 |
2180 |
2079 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
342961644 |
16743 |
0 |
0 |
T4 |
42743 |
7 |
0 |
0 |
T5 |
179513 |
26 |
0 |
0 |
T6 |
45824 |
1 |
0 |
0 |
T7 |
6963 |
18 |
0 |
0 |
T8 |
8197 |
20 |
0 |
0 |
T24 |
1514 |
3 |
0 |
0 |
T25 |
1870 |
9 |
0 |
0 |
T26 |
1792 |
13 |
0 |
0 |
T27 |
1568 |
8 |
0 |
0 |
T28 |
2180 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
342961644 |
339099902 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
179513 |
178658 |
0 |
0 |
T6 |
45824 |
45712 |
0 |
0 |
T7 |
6963 |
6895 |
0 |
0 |
T8 |
8197 |
7928 |
0 |
0 |
T24 |
1514 |
1360 |
0 |
0 |
T25 |
1870 |
1658 |
0 |
0 |
T26 |
1792 |
1595 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
2180 |
2082 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
342961644 |
339099902 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
179513 |
178658 |
0 |
0 |
T6 |
45824 |
45712 |
0 |
0 |
T7 |
6963 |
6895 |
0 |
0 |
T8 |
8197 |
7928 |
0 |
0 |
T24 |
1514 |
1360 |
0 |
0 |
T25 |
1870 |
1658 |
0 |
0 |
T26 |
1792 |
1595 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
2180 |
2082 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
342961644 |
339099902 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
179513 |
178658 |
0 |
0 |
T6 |
45824 |
45712 |
0 |
0 |
T7 |
6963 |
6895 |
0 |
0 |
T8 |
8197 |
7928 |
0 |
0 |
T24 |
1514 |
1360 |
0 |
0 |
T25 |
1870 |
1658 |
0 |
0 |
T26 |
1792 |
1595 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
2180 |
2082 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
342961644 |
339093540 |
0 |
2307 |
T4 |
42743 |
2596 |
0 |
3 |
T5 |
179513 |
178643 |
0 |
3 |
T6 |
45824 |
45709 |
0 |
3 |
T7 |
6963 |
6892 |
0 |
3 |
T8 |
8197 |
7925 |
0 |
3 |
T24 |
1514 |
1357 |
0 |
3 |
T25 |
1870 |
1655 |
0 |
3 |
T26 |
1792 |
1592 |
0 |
3 |
T27 |
1568 |
1325 |
0 |
3 |
T28 |
2180 |
2079 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
342961644 |
16889 |
0 |
0 |
T4 |
42743 |
7 |
0 |
0 |
T5 |
179513 |
22 |
0 |
0 |
T6 |
45824 |
1 |
0 |
0 |
T7 |
6963 |
9 |
0 |
0 |
T8 |
8197 |
8 |
0 |
0 |
T24 |
1514 |
3 |
0 |
0 |
T25 |
1870 |
9 |
0 |
0 |
T26 |
1792 |
13 |
0 |
0 |
T27 |
1568 |
12 |
0 |
0 |
T28 |
2180 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
342961644 |
339099902 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
179513 |
178658 |
0 |
0 |
T6 |
45824 |
45712 |
0 |
0 |
T7 |
6963 |
6895 |
0 |
0 |
T8 |
8197 |
7928 |
0 |
0 |
T24 |
1514 |
1360 |
0 |
0 |
T25 |
1870 |
1658 |
0 |
0 |
T26 |
1792 |
1595 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
2180 |
2082 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
342961644 |
339099902 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
179513 |
178658 |
0 |
0 |
T6 |
45824 |
45712 |
0 |
0 |
T7 |
6963 |
6895 |
0 |
0 |
T8 |
8197 |
7928 |
0 |
0 |
T24 |
1514 |
1360 |
0 |
0 |
T25 |
1870 |
1658 |
0 |
0 |
T26 |
1792 |
1595 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
2180 |
2082 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
342961644 |
339099902 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
179513 |
178658 |
0 |
0 |
T6 |
45824 |
45712 |
0 |
0 |
T7 |
6963 |
6895 |
0 |
0 |
T8 |
8197 |
7928 |
0 |
0 |
T24 |
1514 |
1360 |
0 |
0 |
T25 |
1870 |
1658 |
0 |
0 |
T26 |
1792 |
1595 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
2180 |
2082 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
342961644 |
339093540 |
0 |
2307 |
T4 |
42743 |
2596 |
0 |
3 |
T5 |
179513 |
178643 |
0 |
3 |
T6 |
45824 |
45709 |
0 |
3 |
T7 |
6963 |
6892 |
0 |
3 |
T8 |
8197 |
7925 |
0 |
3 |
T24 |
1514 |
1357 |
0 |
3 |
T25 |
1870 |
1655 |
0 |
3 |
T26 |
1792 |
1592 |
0 |
3 |
T27 |
1568 |
1325 |
0 |
3 |
T28 |
2180 |
2079 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
342961644 |
16844 |
0 |
0 |
T4 |
42743 |
7 |
0 |
0 |
T5 |
179513 |
26 |
0 |
0 |
T6 |
45824 |
1 |
0 |
0 |
T7 |
6963 |
10 |
0 |
0 |
T8 |
8197 |
10 |
0 |
0 |
T24 |
1514 |
3 |
0 |
0 |
T25 |
1870 |
11 |
0 |
0 |
T26 |
1792 |
9 |
0 |
0 |
T27 |
1568 |
11 |
0 |
0 |
T28 |
2180 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
342961644 |
339099902 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
179513 |
178658 |
0 |
0 |
T6 |
45824 |
45712 |
0 |
0 |
T7 |
6963 |
6895 |
0 |
0 |
T8 |
8197 |
7928 |
0 |
0 |
T24 |
1514 |
1360 |
0 |
0 |
T25 |
1870 |
1658 |
0 |
0 |
T26 |
1792 |
1595 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
2180 |
2082 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
342961644 |
339099902 |
0 |
0 |
T4 |
42743 |
2623 |
0 |
0 |
T5 |
179513 |
178658 |
0 |
0 |
T6 |
45824 |
45712 |
0 |
0 |
T7 |
6963 |
6895 |
0 |
0 |
T8 |
8197 |
7928 |
0 |
0 |
T24 |
1514 |
1360 |
0 |
0 |
T25 |
1870 |
1658 |
0 |
0 |
T26 |
1792 |
1595 |
0 |
0 |
T27 |
1568 |
1328 |
0 |
0 |
T28 |
2180 |
2082 |
0 |
0 |