Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21672 |
21672 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T2 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T16 |
28 |
28 |
0 |
0 |
T17 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
T19 |
28 |
28 |
0 |
0 |
T20 |
28 |
28 |
0 |
0 |
T21 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
24551218 |
24529195 |
0 |
0 |
T2 |
17730056 |
17675600 |
0 |
0 |
T5 |
1262744 |
1259787 |
0 |
0 |
T6 |
161147 |
159416 |
0 |
0 |
T16 |
293036 |
292293 |
0 |
0 |
T17 |
864790 |
863176 |
0 |
0 |
T18 |
97005 |
95169 |
0 |
0 |
T19 |
79104 |
75457 |
0 |
0 |
T20 |
50617 |
46434 |
0 |
0 |
T21 |
331510 |
328527 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437875734 |
426633480 |
0 |
13932 |
T1 |
5662674 |
5657190 |
0 |
18 |
T2 |
2726460 |
2717220 |
0 |
18 |
T5 |
300984 |
300210 |
0 |
18 |
T6 |
10656 |
10506 |
0 |
18 |
T16 |
10620 |
10572 |
0 |
18 |
T17 |
147234 |
146928 |
0 |
18 |
T18 |
8526 |
8316 |
0 |
18 |
T19 |
12108 |
11484 |
0 |
18 |
T20 |
11340 |
10278 |
0 |
18 |
T21 |
30840 |
30498 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1262103028 |
1241062712 |
0 |
16254 |
T1 |
6550119 |
6543606 |
0 |
21 |
T2 |
5562338 |
5543365 |
0 |
21 |
T5 |
331861 |
330963 |
0 |
21 |
T6 |
58642 |
57882 |
0 |
21 |
T16 |
113329 |
112960 |
0 |
21 |
T17 |
261944 |
261341 |
0 |
21 |
T18 |
33485 |
32705 |
0 |
21 |
T19 |
24888 |
23618 |
0 |
21 |
T20 |
13650 |
12369 |
0 |
21 |
T21 |
116523 |
115273 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1262103028 |
126453 |
0 |
0 |
T1 |
6550119 |
544 |
0 |
0 |
T2 |
5562338 |
5960 |
0 |
0 |
T3 |
0 |
887 |
0 |
0 |
T5 |
200656 |
4 |
0 |
0 |
T6 |
58642 |
193 |
0 |
0 |
T16 |
113329 |
115 |
0 |
0 |
T17 |
261944 |
4 |
0 |
0 |
T18 |
33485 |
118 |
0 |
0 |
T19 |
24888 |
12 |
0 |
0 |
T20 |
13650 |
109 |
0 |
0 |
T21 |
116523 |
4 |
0 |
0 |
T22 |
9712 |
0 |
0 |
0 |
T81 |
0 |
58 |
0 |
0 |
T82 |
0 |
37 |
0 |
0 |
T117 |
0 |
37 |
0 |
0 |
T128 |
0 |
51 |
0 |
0 |
T129 |
0 |
46 |
0 |
0 |
T130 |
0 |
20 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2046102315 |
2016699425 |
0 |
0 |
T1 |
12338425 |
12328165 |
0 |
0 |
T2 |
9441258 |
9414976 |
0 |
0 |
T5 |
629899 |
628575 |
0 |
0 |
T6 |
91849 |
90989 |
0 |
0 |
T16 |
169087 |
168722 |
0 |
0 |
T17 |
455612 |
454868 |
0 |
0 |
T18 |
54994 |
54109 |
0 |
0 |
T19 |
42108 |
40316 |
0 |
0 |
T20 |
25627 |
23748 |
0 |
0 |
T21 |
184147 |
182717 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T1,T6,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T1,T6,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T1,T6,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T1,T6,T2 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
210814106 |
207465136 |
0 |
0 |
T1 |
818797 |
817906 |
0 |
0 |
T2 |
893226 |
890152 |
0 |
0 |
T5 |
30877 |
30756 |
0 |
0 |
T6 |
10662 |
10527 |
0 |
0 |
T16 |
21249 |
21183 |
0 |
0 |
T17 |
36554 |
36460 |
0 |
0 |
T18 |
5931 |
5796 |
0 |
0 |
T19 |
4036 |
3833 |
0 |
0 |
T20 |
1910 |
1734 |
0 |
0 |
T21 |
20563 |
20346 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
210814106 |
207459232 |
0 |
2322 |
T1 |
818797 |
817888 |
0 |
3 |
T2 |
893226 |
890149 |
0 |
3 |
T5 |
30877 |
30753 |
0 |
3 |
T6 |
10662 |
10524 |
0 |
3 |
T16 |
21249 |
21180 |
0 |
3 |
T17 |
36554 |
36457 |
0 |
3 |
T18 |
5931 |
5793 |
0 |
3 |
T19 |
4036 |
3830 |
0 |
3 |
T20 |
1910 |
1731 |
0 |
3 |
T21 |
20563 |
20343 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
210814106 |
19065 |
0 |
0 |
T1 |
818797 |
88 |
0 |
0 |
T2 |
893226 |
953 |
0 |
0 |
T3 |
0 |
359 |
0 |
0 |
T6 |
10662 |
61 |
0 |
0 |
T16 |
21249 |
0 |
0 |
0 |
T17 |
36554 |
0 |
0 |
0 |
T18 |
5931 |
32 |
0 |
0 |
T19 |
4036 |
0 |
0 |
0 |
T20 |
1910 |
20 |
0 |
0 |
T21 |
20563 |
0 |
0 |
0 |
T22 |
3150 |
0 |
0 |
0 |
T81 |
0 |
29 |
0 |
0 |
T82 |
0 |
19 |
0 |
0 |
T117 |
0 |
12 |
0 |
0 |
T128 |
0 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
71111597 |
0 |
0 |
T1 |
943779 |
942883 |
0 |
0 |
T2 |
454410 |
452873 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
1776 |
1754 |
0 |
0 |
T16 |
1770 |
1765 |
0 |
0 |
T17 |
24539 |
24491 |
0 |
0 |
T18 |
1421 |
1389 |
0 |
0 |
T19 |
2018 |
1917 |
0 |
0 |
T20 |
1890 |
1716 |
0 |
0 |
T21 |
5140 |
5086 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
71111597 |
0 |
0 |
T1 |
943779 |
942883 |
0 |
0 |
T2 |
454410 |
452873 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
1776 |
1754 |
0 |
0 |
T16 |
1770 |
1765 |
0 |
0 |
T17 |
24539 |
24491 |
0 |
0 |
T18 |
1421 |
1389 |
0 |
0 |
T19 |
2018 |
1917 |
0 |
0 |
T20 |
1890 |
1716 |
0 |
0 |
T21 |
5140 |
5086 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
71111597 |
0 |
0 |
T1 |
943779 |
942883 |
0 |
0 |
T2 |
454410 |
452873 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
1776 |
1754 |
0 |
0 |
T16 |
1770 |
1765 |
0 |
0 |
T17 |
24539 |
24491 |
0 |
0 |
T18 |
1421 |
1389 |
0 |
0 |
T19 |
2018 |
1917 |
0 |
0 |
T20 |
1890 |
1716 |
0 |
0 |
T21 |
5140 |
5086 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
71111597 |
0 |
0 |
T1 |
943779 |
942883 |
0 |
0 |
T2 |
454410 |
452873 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
1776 |
1754 |
0 |
0 |
T16 |
1770 |
1765 |
0 |
0 |
T17 |
24539 |
24491 |
0 |
0 |
T18 |
1421 |
1389 |
0 |
0 |
T19 |
2018 |
1917 |
0 |
0 |
T20 |
1890 |
1716 |
0 |
0 |
T21 |
5140 |
5086 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T1,T6,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T1,T6,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T1,T6,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T1,T6,T2 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
71111597 |
0 |
0 |
T1 |
943779 |
942883 |
0 |
0 |
T2 |
454410 |
452873 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
1776 |
1754 |
0 |
0 |
T16 |
1770 |
1765 |
0 |
0 |
T17 |
24539 |
24491 |
0 |
0 |
T18 |
1421 |
1389 |
0 |
0 |
T19 |
2018 |
1917 |
0 |
0 |
T20 |
1890 |
1716 |
0 |
0 |
T21 |
5140 |
5086 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
71105580 |
0 |
2322 |
T1 |
943779 |
942865 |
0 |
3 |
T2 |
454410 |
452870 |
0 |
3 |
T5 |
50164 |
50035 |
0 |
3 |
T6 |
1776 |
1751 |
0 |
3 |
T16 |
1770 |
1762 |
0 |
3 |
T17 |
24539 |
24488 |
0 |
3 |
T18 |
1421 |
1386 |
0 |
3 |
T19 |
2018 |
1914 |
0 |
3 |
T20 |
1890 |
1713 |
0 |
3 |
T21 |
5140 |
5083 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
11487 |
0 |
0 |
T1 |
943779 |
77 |
0 |
0 |
T2 |
454410 |
595 |
0 |
0 |
T3 |
0 |
237 |
0 |
0 |
T6 |
1776 |
28 |
0 |
0 |
T16 |
1770 |
0 |
0 |
0 |
T17 |
24539 |
0 |
0 |
0 |
T18 |
1421 |
0 |
0 |
0 |
T19 |
2018 |
0 |
0 |
0 |
T20 |
1890 |
20 |
0 |
0 |
T21 |
5140 |
0 |
0 |
0 |
T22 |
3281 |
0 |
0 |
0 |
T81 |
0 |
4 |
0 |
0 |
T117 |
0 |
16 |
0 |
0 |
T128 |
0 |
7 |
0 |
0 |
T129 |
0 |
46 |
0 |
0 |
T130 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T1,T6,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T1,T6,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T1,T6,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T1,T6,T2 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
71111597 |
0 |
0 |
T1 |
943779 |
942883 |
0 |
0 |
T2 |
454410 |
452873 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
1776 |
1754 |
0 |
0 |
T16 |
1770 |
1765 |
0 |
0 |
T17 |
24539 |
24491 |
0 |
0 |
T18 |
1421 |
1389 |
0 |
0 |
T19 |
2018 |
1917 |
0 |
0 |
T20 |
1890 |
1716 |
0 |
0 |
T21 |
5140 |
5086 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
71105580 |
0 |
2322 |
T1 |
943779 |
942865 |
0 |
3 |
T2 |
454410 |
452870 |
0 |
3 |
T5 |
50164 |
50035 |
0 |
3 |
T6 |
1776 |
1751 |
0 |
3 |
T16 |
1770 |
1762 |
0 |
3 |
T17 |
24539 |
24488 |
0 |
3 |
T18 |
1421 |
1386 |
0 |
3 |
T19 |
2018 |
1914 |
0 |
3 |
T20 |
1890 |
1713 |
0 |
3 |
T21 |
5140 |
5083 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
13333 |
0 |
0 |
T1 |
943779 |
74 |
0 |
0 |
T2 |
454410 |
684 |
0 |
0 |
T3 |
0 |
291 |
0 |
0 |
T6 |
1776 |
37 |
0 |
0 |
T16 |
1770 |
0 |
0 |
0 |
T17 |
24539 |
0 |
0 |
0 |
T18 |
1421 |
35 |
0 |
0 |
T19 |
2018 |
0 |
0 |
0 |
T20 |
1890 |
25 |
0 |
0 |
T21 |
5140 |
0 |
0 |
0 |
T22 |
3281 |
0 |
0 |
0 |
T81 |
0 |
25 |
0 |
0 |
T82 |
0 |
18 |
0 |
0 |
T117 |
0 |
9 |
0 |
0 |
T128 |
0 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226332586 |
224577078 |
0 |
0 |
T1 |
960941 |
960457 |
0 |
0 |
T2 |
940073 |
938329 |
0 |
0 |
T5 |
50164 |
50138 |
0 |
0 |
T6 |
11107 |
11038 |
0 |
0 |
T16 |
22135 |
22109 |
0 |
0 |
T17 |
44078 |
44051 |
0 |
0 |
T18 |
6178 |
6123 |
0 |
0 |
T19 |
4204 |
4064 |
0 |
0 |
T20 |
1990 |
1949 |
0 |
0 |
T21 |
21420 |
21337 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226332586 |
224577078 |
0 |
0 |
T1 |
960941 |
960457 |
0 |
0 |
T2 |
940073 |
938329 |
0 |
0 |
T5 |
50164 |
50138 |
0 |
0 |
T6 |
11107 |
11038 |
0 |
0 |
T16 |
22135 |
22109 |
0 |
0 |
T17 |
44078 |
44051 |
0 |
0 |
T18 |
6178 |
6123 |
0 |
0 |
T19 |
4204 |
4064 |
0 |
0 |
T20 |
1990 |
1949 |
0 |
0 |
T21 |
21420 |
21337 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
210814106 |
209129788 |
0 |
0 |
T1 |
818797 |
818332 |
0 |
0 |
T2 |
893226 |
891551 |
0 |
0 |
T5 |
30877 |
30852 |
0 |
0 |
T6 |
10662 |
10596 |
0 |
0 |
T16 |
21249 |
21224 |
0 |
0 |
T17 |
36554 |
36529 |
0 |
0 |
T18 |
5931 |
5879 |
0 |
0 |
T19 |
4036 |
3901 |
0 |
0 |
T20 |
1910 |
1871 |
0 |
0 |
T21 |
20563 |
20483 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
210814106 |
209129788 |
0 |
0 |
T1 |
818797 |
818332 |
0 |
0 |
T2 |
893226 |
891551 |
0 |
0 |
T5 |
30877 |
30852 |
0 |
0 |
T6 |
10662 |
10596 |
0 |
0 |
T16 |
21249 |
21224 |
0 |
0 |
T17 |
36554 |
36529 |
0 |
0 |
T18 |
5931 |
5879 |
0 |
0 |
T19 |
4036 |
3901 |
0 |
0 |
T20 |
1910 |
1871 |
0 |
0 |
T21 |
20563 |
20483 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
104779841 |
104779841 |
0 |
0 |
T1 |
409356 |
409356 |
0 |
0 |
T2 |
446453 |
446453 |
0 |
0 |
T5 |
15426 |
15426 |
0 |
0 |
T6 |
6444 |
6444 |
0 |
0 |
T16 |
10612 |
10612 |
0 |
0 |
T17 |
18265 |
18265 |
0 |
0 |
T18 |
4454 |
4454 |
0 |
0 |
T19 |
1951 |
1951 |
0 |
0 |
T20 |
982 |
982 |
0 |
0 |
T21 |
10242 |
10242 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
104779841 |
104779841 |
0 |
0 |
T1 |
409356 |
409356 |
0 |
0 |
T2 |
446453 |
446453 |
0 |
0 |
T5 |
15426 |
15426 |
0 |
0 |
T6 |
6444 |
6444 |
0 |
0 |
T16 |
10612 |
10612 |
0 |
0 |
T17 |
18265 |
18265 |
0 |
0 |
T18 |
4454 |
4454 |
0 |
0 |
T19 |
1951 |
1951 |
0 |
0 |
T20 |
982 |
982 |
0 |
0 |
T21 |
10242 |
10242 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52389502 |
52389502 |
0 |
0 |
T1 |
204675 |
204675 |
0 |
0 |
T2 |
223224 |
223224 |
0 |
0 |
T5 |
7713 |
7713 |
0 |
0 |
T6 |
3221 |
3221 |
0 |
0 |
T16 |
5306 |
5306 |
0 |
0 |
T17 |
9132 |
9132 |
0 |
0 |
T18 |
2227 |
2227 |
0 |
0 |
T19 |
975 |
975 |
0 |
0 |
T20 |
490 |
490 |
0 |
0 |
T21 |
5121 |
5121 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52389502 |
52389502 |
0 |
0 |
T1 |
204675 |
204675 |
0 |
0 |
T2 |
223224 |
223224 |
0 |
0 |
T5 |
7713 |
7713 |
0 |
0 |
T6 |
3221 |
3221 |
0 |
0 |
T16 |
5306 |
5306 |
0 |
0 |
T17 |
9132 |
9132 |
0 |
0 |
T18 |
2227 |
2227 |
0 |
0 |
T19 |
975 |
975 |
0 |
0 |
T20 |
490 |
490 |
0 |
0 |
T21 |
5121 |
5121 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108580202 |
107737546 |
0 |
0 |
T1 |
438218 |
437987 |
0 |
0 |
T2 |
451530 |
450693 |
0 |
0 |
T5 |
24079 |
24066 |
0 |
0 |
T6 |
5331 |
5298 |
0 |
0 |
T16 |
10625 |
10613 |
0 |
0 |
T17 |
24037 |
24025 |
0 |
0 |
T18 |
2966 |
2940 |
0 |
0 |
T19 |
2018 |
1951 |
0 |
0 |
T20 |
955 |
936 |
0 |
0 |
T21 |
10281 |
10242 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108580202 |
107737546 |
0 |
0 |
T1 |
438218 |
437987 |
0 |
0 |
T2 |
451530 |
450693 |
0 |
0 |
T5 |
24079 |
24066 |
0 |
0 |
T6 |
5331 |
5298 |
0 |
0 |
T16 |
10625 |
10613 |
0 |
0 |
T17 |
24037 |
24025 |
0 |
0 |
T18 |
2966 |
2940 |
0 |
0 |
T19 |
2018 |
1951 |
0 |
0 |
T20 |
955 |
936 |
0 |
0 |
T21 |
10281 |
10242 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
71111597 |
0 |
0 |
T1 |
943779 |
942883 |
0 |
0 |
T2 |
454410 |
452873 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
1776 |
1754 |
0 |
0 |
T16 |
1770 |
1765 |
0 |
0 |
T17 |
24539 |
24491 |
0 |
0 |
T18 |
1421 |
1389 |
0 |
0 |
T19 |
2018 |
1917 |
0 |
0 |
T20 |
1890 |
1716 |
0 |
0 |
T21 |
5140 |
5086 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
71105580 |
0 |
2322 |
T1 |
943779 |
942865 |
0 |
3 |
T2 |
454410 |
452870 |
0 |
3 |
T5 |
50164 |
50035 |
0 |
3 |
T6 |
1776 |
1751 |
0 |
3 |
T16 |
1770 |
1762 |
0 |
3 |
T17 |
24539 |
24488 |
0 |
3 |
T18 |
1421 |
1386 |
0 |
3 |
T19 |
2018 |
1914 |
0 |
3 |
T20 |
1890 |
1713 |
0 |
3 |
T21 |
5140 |
5083 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
71111597 |
0 |
0 |
T1 |
943779 |
942883 |
0 |
0 |
T2 |
454410 |
452873 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
1776 |
1754 |
0 |
0 |
T16 |
1770 |
1765 |
0 |
0 |
T17 |
24539 |
24491 |
0 |
0 |
T18 |
1421 |
1389 |
0 |
0 |
T19 |
2018 |
1917 |
0 |
0 |
T20 |
1890 |
1716 |
0 |
0 |
T21 |
5140 |
5086 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
71105580 |
0 |
2322 |
T1 |
943779 |
942865 |
0 |
3 |
T2 |
454410 |
452870 |
0 |
3 |
T5 |
50164 |
50035 |
0 |
3 |
T6 |
1776 |
1751 |
0 |
3 |
T16 |
1770 |
1762 |
0 |
3 |
T17 |
24539 |
24488 |
0 |
3 |
T18 |
1421 |
1386 |
0 |
3 |
T19 |
2018 |
1914 |
0 |
3 |
T20 |
1890 |
1713 |
0 |
3 |
T21 |
5140 |
5083 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
71111597 |
0 |
0 |
T1 |
943779 |
942883 |
0 |
0 |
T2 |
454410 |
452873 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
1776 |
1754 |
0 |
0 |
T16 |
1770 |
1765 |
0 |
0 |
T17 |
24539 |
24491 |
0 |
0 |
T18 |
1421 |
1389 |
0 |
0 |
T19 |
2018 |
1917 |
0 |
0 |
T20 |
1890 |
1716 |
0 |
0 |
T21 |
5140 |
5086 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
71105580 |
0 |
2322 |
T1 |
943779 |
942865 |
0 |
3 |
T2 |
454410 |
452870 |
0 |
3 |
T5 |
50164 |
50035 |
0 |
3 |
T6 |
1776 |
1751 |
0 |
3 |
T16 |
1770 |
1762 |
0 |
3 |
T17 |
24539 |
24488 |
0 |
3 |
T18 |
1421 |
1386 |
0 |
3 |
T19 |
2018 |
1914 |
0 |
3 |
T20 |
1890 |
1713 |
0 |
3 |
T21 |
5140 |
5083 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
71111597 |
0 |
0 |
T1 |
943779 |
942883 |
0 |
0 |
T2 |
454410 |
452873 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
1776 |
1754 |
0 |
0 |
T16 |
1770 |
1765 |
0 |
0 |
T17 |
24539 |
24491 |
0 |
0 |
T18 |
1421 |
1389 |
0 |
0 |
T19 |
2018 |
1917 |
0 |
0 |
T20 |
1890 |
1716 |
0 |
0 |
T21 |
5140 |
5086 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
71105580 |
0 |
2322 |
T1 |
943779 |
942865 |
0 |
3 |
T2 |
454410 |
452870 |
0 |
3 |
T5 |
50164 |
50035 |
0 |
3 |
T6 |
1776 |
1751 |
0 |
3 |
T16 |
1770 |
1762 |
0 |
3 |
T17 |
24539 |
24488 |
0 |
3 |
T18 |
1421 |
1386 |
0 |
3 |
T19 |
2018 |
1914 |
0 |
3 |
T20 |
1890 |
1713 |
0 |
3 |
T21 |
5140 |
5083 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
71111597 |
0 |
0 |
T1 |
943779 |
942883 |
0 |
0 |
T2 |
454410 |
452873 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
1776 |
1754 |
0 |
0 |
T16 |
1770 |
1765 |
0 |
0 |
T17 |
24539 |
24491 |
0 |
0 |
T18 |
1421 |
1389 |
0 |
0 |
T19 |
2018 |
1917 |
0 |
0 |
T20 |
1890 |
1716 |
0 |
0 |
T21 |
5140 |
5086 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
71105580 |
0 |
2322 |
T1 |
943779 |
942865 |
0 |
3 |
T2 |
454410 |
452870 |
0 |
3 |
T5 |
50164 |
50035 |
0 |
3 |
T6 |
1776 |
1751 |
0 |
3 |
T16 |
1770 |
1762 |
0 |
3 |
T17 |
24539 |
24488 |
0 |
3 |
T18 |
1421 |
1386 |
0 |
3 |
T19 |
2018 |
1914 |
0 |
3 |
T20 |
1890 |
1713 |
0 |
3 |
T21 |
5140 |
5083 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
71111597 |
0 |
0 |
T1 |
943779 |
942883 |
0 |
0 |
T2 |
454410 |
452873 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
1776 |
1754 |
0 |
0 |
T16 |
1770 |
1765 |
0 |
0 |
T17 |
24539 |
24491 |
0 |
0 |
T18 |
1421 |
1389 |
0 |
0 |
T19 |
2018 |
1917 |
0 |
0 |
T20 |
1890 |
1716 |
0 |
0 |
T21 |
5140 |
5086 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
71105580 |
0 |
2322 |
T1 |
943779 |
942865 |
0 |
3 |
T2 |
454410 |
452870 |
0 |
3 |
T5 |
50164 |
50035 |
0 |
3 |
T6 |
1776 |
1751 |
0 |
3 |
T16 |
1770 |
1762 |
0 |
3 |
T17 |
24539 |
24488 |
0 |
3 |
T18 |
1421 |
1386 |
0 |
3 |
T19 |
2018 |
1914 |
0 |
3 |
T20 |
1890 |
1713 |
0 |
3 |
T21 |
5140 |
5083 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
71111597 |
0 |
0 |
T1 |
943779 |
942883 |
0 |
0 |
T2 |
454410 |
452873 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
1776 |
1754 |
0 |
0 |
T16 |
1770 |
1765 |
0 |
0 |
T17 |
24539 |
24491 |
0 |
0 |
T18 |
1421 |
1389 |
0 |
0 |
T19 |
2018 |
1917 |
0 |
0 |
T20 |
1890 |
1716 |
0 |
0 |
T21 |
5140 |
5086 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
71111597 |
0 |
0 |
T1 |
943779 |
942883 |
0 |
0 |
T2 |
454410 |
452873 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
1776 |
1754 |
0 |
0 |
T16 |
1770 |
1765 |
0 |
0 |
T17 |
24539 |
24491 |
0 |
0 |
T18 |
1421 |
1389 |
0 |
0 |
T19 |
2018 |
1917 |
0 |
0 |
T20 |
1890 |
1716 |
0 |
0 |
T21 |
5140 |
5086 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
71111597 |
0 |
0 |
T1 |
943779 |
942883 |
0 |
0 |
T2 |
454410 |
452873 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
1776 |
1754 |
0 |
0 |
T16 |
1770 |
1765 |
0 |
0 |
T17 |
24539 |
24491 |
0 |
0 |
T18 |
1421 |
1389 |
0 |
0 |
T19 |
2018 |
1917 |
0 |
0 |
T20 |
1890 |
1716 |
0 |
0 |
T21 |
5140 |
5086 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
71111597 |
0 |
0 |
T1 |
943779 |
942883 |
0 |
0 |
T2 |
454410 |
452873 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
1776 |
1754 |
0 |
0 |
T16 |
1770 |
1765 |
0 |
0 |
T17 |
24539 |
24491 |
0 |
0 |
T18 |
1421 |
1389 |
0 |
0 |
T19 |
2018 |
1917 |
0 |
0 |
T20 |
1890 |
1716 |
0 |
0 |
T21 |
5140 |
5086 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
71111597 |
0 |
0 |
T1 |
943779 |
942883 |
0 |
0 |
T2 |
454410 |
452873 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
1776 |
1754 |
0 |
0 |
T16 |
1770 |
1765 |
0 |
0 |
T17 |
24539 |
24491 |
0 |
0 |
T18 |
1421 |
1389 |
0 |
0 |
T19 |
2018 |
1917 |
0 |
0 |
T20 |
1890 |
1716 |
0 |
0 |
T21 |
5140 |
5086 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
71111597 |
0 |
0 |
T1 |
943779 |
942883 |
0 |
0 |
T2 |
454410 |
452873 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
1776 |
1754 |
0 |
0 |
T16 |
1770 |
1765 |
0 |
0 |
T17 |
24539 |
24491 |
0 |
0 |
T18 |
1421 |
1389 |
0 |
0 |
T19 |
2018 |
1917 |
0 |
0 |
T20 |
1890 |
1716 |
0 |
0 |
T21 |
5140 |
5086 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
71111597 |
0 |
0 |
T1 |
943779 |
942883 |
0 |
0 |
T2 |
454410 |
452873 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
1776 |
1754 |
0 |
0 |
T16 |
1770 |
1765 |
0 |
0 |
T17 |
24539 |
24491 |
0 |
0 |
T18 |
1421 |
1389 |
0 |
0 |
T19 |
2018 |
1917 |
0 |
0 |
T20 |
1890 |
1716 |
0 |
0 |
T21 |
5140 |
5086 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72979289 |
71111597 |
0 |
0 |
T1 |
943779 |
942883 |
0 |
0 |
T2 |
454410 |
452873 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
1776 |
1754 |
0 |
0 |
T16 |
1770 |
1765 |
0 |
0 |
T17 |
24539 |
24491 |
0 |
0 |
T18 |
1421 |
1389 |
0 |
0 |
T19 |
2018 |
1917 |
0 |
0 |
T20 |
1890 |
1716 |
0 |
0 |
T21 |
5140 |
5086 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226332586 |
222854022 |
0 |
0 |
T1 |
960941 |
960015 |
0 |
0 |
T2 |
940073 |
936872 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
11107 |
10967 |
0 |
0 |
T16 |
22135 |
22067 |
0 |
0 |
T17 |
44078 |
43980 |
0 |
0 |
T18 |
6178 |
6038 |
0 |
0 |
T19 |
4204 |
3993 |
0 |
0 |
T20 |
1990 |
1806 |
0 |
0 |
T21 |
21420 |
21194 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226332586 |
222848080 |
0 |
2322 |
T1 |
960941 |
959997 |
0 |
3 |
T2 |
940073 |
936869 |
0 |
3 |
T5 |
50164 |
50035 |
0 |
3 |
T6 |
11107 |
10964 |
0 |
3 |
T16 |
22135 |
22064 |
0 |
3 |
T17 |
44078 |
43977 |
0 |
3 |
T18 |
6178 |
6035 |
0 |
3 |
T19 |
4204 |
3990 |
0 |
3 |
T20 |
1990 |
1803 |
0 |
3 |
T21 |
21420 |
21191 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226332586 |
20623 |
0 |
0 |
T1 |
960941 |
79 |
0 |
0 |
T2 |
940073 |
919 |
0 |
0 |
T5 |
50164 |
1 |
0 |
0 |
T6 |
11107 |
12 |
0 |
0 |
T16 |
22135 |
16 |
0 |
0 |
T17 |
44078 |
1 |
0 |
0 |
T18 |
6178 |
11 |
0 |
0 |
T19 |
4204 |
3 |
0 |
0 |
T20 |
1990 |
14 |
0 |
0 |
T21 |
21420 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226332586 |
222854022 |
0 |
0 |
T1 |
960941 |
960015 |
0 |
0 |
T2 |
940073 |
936872 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
11107 |
10967 |
0 |
0 |
T16 |
22135 |
22067 |
0 |
0 |
T17 |
44078 |
43980 |
0 |
0 |
T18 |
6178 |
6038 |
0 |
0 |
T19 |
4204 |
3993 |
0 |
0 |
T20 |
1990 |
1806 |
0 |
0 |
T21 |
21420 |
21194 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226332586 |
222854022 |
0 |
0 |
T1 |
960941 |
960015 |
0 |
0 |
T2 |
940073 |
936872 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
11107 |
10967 |
0 |
0 |
T16 |
22135 |
22067 |
0 |
0 |
T17 |
44078 |
43980 |
0 |
0 |
T18 |
6178 |
6038 |
0 |
0 |
T19 |
4204 |
3993 |
0 |
0 |
T20 |
1990 |
1806 |
0 |
0 |
T21 |
21420 |
21194 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226332586 |
222854022 |
0 |
0 |
T1 |
960941 |
960015 |
0 |
0 |
T2 |
940073 |
936872 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
11107 |
10967 |
0 |
0 |
T16 |
22135 |
22067 |
0 |
0 |
T17 |
44078 |
43980 |
0 |
0 |
T18 |
6178 |
6038 |
0 |
0 |
T19 |
4204 |
3993 |
0 |
0 |
T20 |
1990 |
1806 |
0 |
0 |
T21 |
21420 |
21194 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226332586 |
222848080 |
0 |
2322 |
T1 |
960941 |
959997 |
0 |
3 |
T2 |
940073 |
936869 |
0 |
3 |
T5 |
50164 |
50035 |
0 |
3 |
T6 |
11107 |
10964 |
0 |
3 |
T16 |
22135 |
22064 |
0 |
3 |
T17 |
44078 |
43977 |
0 |
3 |
T18 |
6178 |
6035 |
0 |
3 |
T19 |
4204 |
3990 |
0 |
3 |
T20 |
1990 |
1803 |
0 |
3 |
T21 |
21420 |
21191 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226332586 |
20577 |
0 |
0 |
T1 |
960941 |
81 |
0 |
0 |
T2 |
940073 |
923 |
0 |
0 |
T5 |
50164 |
1 |
0 |
0 |
T6 |
11107 |
20 |
0 |
0 |
T16 |
22135 |
34 |
0 |
0 |
T17 |
44078 |
1 |
0 |
0 |
T18 |
6178 |
9 |
0 |
0 |
T19 |
4204 |
3 |
0 |
0 |
T20 |
1990 |
14 |
0 |
0 |
T21 |
21420 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226332586 |
222854022 |
0 |
0 |
T1 |
960941 |
960015 |
0 |
0 |
T2 |
940073 |
936872 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
11107 |
10967 |
0 |
0 |
T16 |
22135 |
22067 |
0 |
0 |
T17 |
44078 |
43980 |
0 |
0 |
T18 |
6178 |
6038 |
0 |
0 |
T19 |
4204 |
3993 |
0 |
0 |
T20 |
1990 |
1806 |
0 |
0 |
T21 |
21420 |
21194 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226332586 |
222854022 |
0 |
0 |
T1 |
960941 |
960015 |
0 |
0 |
T2 |
940073 |
936872 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
11107 |
10967 |
0 |
0 |
T16 |
22135 |
22067 |
0 |
0 |
T17 |
44078 |
43980 |
0 |
0 |
T18 |
6178 |
6038 |
0 |
0 |
T19 |
4204 |
3993 |
0 |
0 |
T20 |
1990 |
1806 |
0 |
0 |
T21 |
21420 |
21194 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226332586 |
222854022 |
0 |
0 |
T1 |
960941 |
960015 |
0 |
0 |
T2 |
940073 |
936872 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
11107 |
10967 |
0 |
0 |
T16 |
22135 |
22067 |
0 |
0 |
T17 |
44078 |
43980 |
0 |
0 |
T18 |
6178 |
6038 |
0 |
0 |
T19 |
4204 |
3993 |
0 |
0 |
T20 |
1990 |
1806 |
0 |
0 |
T21 |
21420 |
21194 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226332586 |
222848080 |
0 |
2322 |
T1 |
960941 |
959997 |
0 |
3 |
T2 |
940073 |
936869 |
0 |
3 |
T5 |
50164 |
50035 |
0 |
3 |
T6 |
11107 |
10964 |
0 |
3 |
T16 |
22135 |
22064 |
0 |
3 |
T17 |
44078 |
43977 |
0 |
3 |
T18 |
6178 |
6035 |
0 |
3 |
T19 |
4204 |
3990 |
0 |
3 |
T20 |
1990 |
1803 |
0 |
3 |
T21 |
21420 |
21191 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226332586 |
20732 |
0 |
0 |
T1 |
960941 |
75 |
0 |
0 |
T2 |
940073 |
993 |
0 |
0 |
T5 |
50164 |
1 |
0 |
0 |
T6 |
11107 |
11 |
0 |
0 |
T16 |
22135 |
31 |
0 |
0 |
T17 |
44078 |
1 |
0 |
0 |
T18 |
6178 |
18 |
0 |
0 |
T19 |
4204 |
3 |
0 |
0 |
T20 |
1990 |
8 |
0 |
0 |
T21 |
21420 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226332586 |
222854022 |
0 |
0 |
T1 |
960941 |
960015 |
0 |
0 |
T2 |
940073 |
936872 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
11107 |
10967 |
0 |
0 |
T16 |
22135 |
22067 |
0 |
0 |
T17 |
44078 |
43980 |
0 |
0 |
T18 |
6178 |
6038 |
0 |
0 |
T19 |
4204 |
3993 |
0 |
0 |
T20 |
1990 |
1806 |
0 |
0 |
T21 |
21420 |
21194 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226332586 |
222854022 |
0 |
0 |
T1 |
960941 |
960015 |
0 |
0 |
T2 |
940073 |
936872 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
11107 |
10967 |
0 |
0 |
T16 |
22135 |
22067 |
0 |
0 |
T17 |
44078 |
43980 |
0 |
0 |
T18 |
6178 |
6038 |
0 |
0 |
T19 |
4204 |
3993 |
0 |
0 |
T20 |
1990 |
1806 |
0 |
0 |
T21 |
21420 |
21194 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226332586 |
222854022 |
0 |
0 |
T1 |
960941 |
960015 |
0 |
0 |
T2 |
940073 |
936872 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
11107 |
10967 |
0 |
0 |
T16 |
22135 |
22067 |
0 |
0 |
T17 |
44078 |
43980 |
0 |
0 |
T18 |
6178 |
6038 |
0 |
0 |
T19 |
4204 |
3993 |
0 |
0 |
T20 |
1990 |
1806 |
0 |
0 |
T21 |
21420 |
21194 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226332586 |
222848080 |
0 |
2322 |
T1 |
960941 |
959997 |
0 |
3 |
T2 |
940073 |
936869 |
0 |
3 |
T5 |
50164 |
50035 |
0 |
3 |
T6 |
11107 |
10964 |
0 |
3 |
T16 |
22135 |
22064 |
0 |
3 |
T17 |
44078 |
43977 |
0 |
3 |
T18 |
6178 |
6035 |
0 |
3 |
T19 |
4204 |
3990 |
0 |
3 |
T20 |
1990 |
1803 |
0 |
3 |
T21 |
21420 |
21191 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226332586 |
20636 |
0 |
0 |
T1 |
960941 |
70 |
0 |
0 |
T2 |
940073 |
893 |
0 |
0 |
T5 |
50164 |
1 |
0 |
0 |
T6 |
11107 |
24 |
0 |
0 |
T16 |
22135 |
34 |
0 |
0 |
T17 |
44078 |
1 |
0 |
0 |
T18 |
6178 |
13 |
0 |
0 |
T19 |
4204 |
3 |
0 |
0 |
T20 |
1990 |
8 |
0 |
0 |
T21 |
21420 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
774 |
774 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226332586 |
222854022 |
0 |
0 |
T1 |
960941 |
960015 |
0 |
0 |
T2 |
940073 |
936872 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
11107 |
10967 |
0 |
0 |
T16 |
22135 |
22067 |
0 |
0 |
T17 |
44078 |
43980 |
0 |
0 |
T18 |
6178 |
6038 |
0 |
0 |
T19 |
4204 |
3993 |
0 |
0 |
T20 |
1990 |
1806 |
0 |
0 |
T21 |
21420 |
21194 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226332586 |
222854022 |
0 |
0 |
T1 |
960941 |
960015 |
0 |
0 |
T2 |
940073 |
936872 |
0 |
0 |
T5 |
50164 |
50038 |
0 |
0 |
T6 |
11107 |
10967 |
0 |
0 |
T16 |
22135 |
22067 |
0 |
0 |
T17 |
44078 |
43980 |
0 |
0 |
T18 |
6178 |
6038 |
0 |
0 |
T19 |
4204 |
3993 |
0 |
0 |
T20 |
1990 |
1806 |
0 |
0 |
T21 |
21420 |
21194 |
0 |
0 |