Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
583855 |
0 |
0 |
T1 |
5509389 |
2950 |
0 |
0 |
T2 |
4751150 |
9602 |
0 |
0 |
T3 |
0 |
4573 |
0 |
0 |
T4 |
0 |
180 |
0 |
0 |
T5 |
250786 |
176 |
0 |
0 |
T6 |
54316 |
0 |
0 |
0 |
T9 |
0 |
8811 |
0 |
0 |
T16 |
94678 |
0 |
0 |
0 |
T17 |
211901 |
200 |
0 |
0 |
T18 |
34994 |
0 |
0 |
0 |
T19 |
21054 |
0 |
0 |
0 |
T20 |
12096 |
0 |
0 |
0 |
T21 |
98352 |
60 |
0 |
0 |
T27 |
0 |
890 |
0 |
0 |
T28 |
0 |
923 |
0 |
0 |
T29 |
0 |
896 |
0 |
0 |
T60 |
7194 |
0 |
0 |
0 |
T61 |
30372 |
2 |
0 |
0 |
T62 |
20274 |
1 |
0 |
0 |
T63 |
23109 |
3 |
0 |
0 |
T64 |
11307 |
1 |
0 |
0 |
T65 |
20283 |
1 |
0 |
0 |
T66 |
14172 |
2 |
0 |
0 |
T67 |
23720 |
2 |
0 |
0 |
T68 |
6282 |
2 |
0 |
0 |
T70 |
26901 |
1 |
0 |
0 |
T136 |
11156 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
583300 |
0 |
0 |
T1 |
4399027 |
2950 |
0 |
0 |
T2 |
3525841 |
9602 |
0 |
0 |
T3 |
0 |
4573 |
0 |
0 |
T4 |
0 |
180 |
0 |
0 |
T5 |
224131 |
176 |
0 |
0 |
T6 |
19877 |
0 |
0 |
0 |
T9 |
0 |
8811 |
0 |
0 |
T16 |
29194 |
0 |
0 |
0 |
T17 |
125913 |
200 |
0 |
0 |
T18 |
14093 |
0 |
0 |
0 |
T19 |
12174 |
0 |
0 |
0 |
T20 |
9584 |
0 |
0 |
0 |
T21 |
36171 |
60 |
0 |
0 |
T27 |
0 |
890 |
0 |
0 |
T28 |
0 |
923 |
0 |
0 |
T29 |
0 |
896 |
0 |
0 |
T60 |
1537 |
0 |
0 |
0 |
T61 |
19904 |
2 |
0 |
0 |
T62 |
38694 |
1 |
0 |
0 |
T63 |
48874 |
3 |
0 |
0 |
T64 |
17745 |
1 |
0 |
0 |
T65 |
28829 |
1 |
0 |
0 |
T66 |
21333 |
2 |
0 |
0 |
T67 |
9248 |
2 |
0 |
0 |
T68 |
24026 |
2 |
0 |
0 |
T70 |
9213 |
1 |
0 |
0 |
T136 |
22952 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
213481653 |
15040 |
0 |
0 |
T1 |
818797 |
162 |
0 |
0 |
T2 |
893226 |
608 |
0 |
0 |
T3 |
0 |
280 |
0 |
0 |
T4 |
0 |
36 |
0 |
0 |
T5 |
30877 |
8 |
0 |
0 |
T6 |
10662 |
0 |
0 |
0 |
T16 |
21249 |
0 |
0 |
0 |
T17 |
36554 |
8 |
0 |
0 |
T18 |
5931 |
0 |
0 |
0 |
T19 |
4036 |
0 |
0 |
0 |
T20 |
1910 |
0 |
0 |
0 |
T21 |
20563 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73917535 |
15040 |
0 |
0 |
T1 |
943779 |
162 |
0 |
0 |
T2 |
454410 |
608 |
0 |
0 |
T3 |
0 |
280 |
0 |
0 |
T4 |
0 |
36 |
0 |
0 |
T5 |
50164 |
8 |
0 |
0 |
T6 |
1776 |
0 |
0 |
0 |
T16 |
1770 |
0 |
0 |
0 |
T17 |
24539 |
8 |
0 |
0 |
T18 |
1421 |
0 |
0 |
0 |
T19 |
2018 |
0 |
0 |
0 |
T20 |
1890 |
0 |
0 |
0 |
T21 |
5140 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
213481653 |
20716 |
0 |
0 |
T1 |
818797 |
162 |
0 |
0 |
T2 |
893226 |
618 |
0 |
0 |
T3 |
0 |
285 |
0 |
0 |
T4 |
0 |
72 |
0 |
0 |
T5 |
30877 |
8 |
0 |
0 |
T6 |
10662 |
0 |
0 |
0 |
T16 |
21249 |
0 |
0 |
0 |
T17 |
36554 |
8 |
0 |
0 |
T18 |
5931 |
0 |
0 |
0 |
T19 |
4036 |
0 |
0 |
0 |
T20 |
1910 |
0 |
0 |
0 |
T21 |
20563 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73917535 |
20736 |
0 |
0 |
T1 |
943779 |
162 |
0 |
0 |
T2 |
454410 |
618 |
0 |
0 |
T3 |
0 |
285 |
0 |
0 |
T4 |
0 |
72 |
0 |
0 |
T5 |
50164 |
8 |
0 |
0 |
T6 |
1776 |
0 |
0 |
0 |
T16 |
1770 |
0 |
0 |
0 |
T17 |
24539 |
8 |
0 |
0 |
T18 |
1421 |
0 |
0 |
0 |
T19 |
2018 |
0 |
0 |
0 |
T20 |
1890 |
0 |
0 |
0 |
T21 |
5140 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73917535 |
20705 |
0 |
0 |
T1 |
943779 |
162 |
0 |
0 |
T2 |
454410 |
618 |
0 |
0 |
T3 |
0 |
285 |
0 |
0 |
T4 |
0 |
72 |
0 |
0 |
T5 |
50164 |
8 |
0 |
0 |
T6 |
1776 |
0 |
0 |
0 |
T16 |
1770 |
0 |
0 |
0 |
T17 |
24539 |
8 |
0 |
0 |
T18 |
1421 |
0 |
0 |
0 |
T19 |
2018 |
0 |
0 |
0 |
T20 |
1890 |
0 |
0 |
0 |
T21 |
5140 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
213481653 |
20720 |
0 |
0 |
T1 |
818797 |
162 |
0 |
0 |
T2 |
893226 |
618 |
0 |
0 |
T3 |
0 |
285 |
0 |
0 |
T4 |
0 |
72 |
0 |
0 |
T5 |
30877 |
8 |
0 |
0 |
T6 |
10662 |
0 |
0 |
0 |
T16 |
21249 |
0 |
0 |
0 |
T17 |
36554 |
8 |
0 |
0 |
T18 |
5931 |
0 |
0 |
0 |
T19 |
4036 |
0 |
0 |
0 |
T20 |
1910 |
0 |
0 |
0 |
T21 |
20563 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
106067149 |
15040 |
0 |
0 |
T1 |
409356 |
162 |
0 |
0 |
T2 |
446453 |
608 |
0 |
0 |
T3 |
0 |
280 |
0 |
0 |
T4 |
0 |
36 |
0 |
0 |
T5 |
15426 |
8 |
0 |
0 |
T6 |
6444 |
0 |
0 |
0 |
T16 |
10612 |
0 |
0 |
0 |
T17 |
18265 |
8 |
0 |
0 |
T18 |
4454 |
0 |
0 |
0 |
T19 |
1951 |
0 |
0 |
0 |
T20 |
982 |
0 |
0 |
0 |
T21 |
10242 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73917535 |
15040 |
0 |
0 |
T1 |
943779 |
162 |
0 |
0 |
T2 |
454410 |
608 |
0 |
0 |
T3 |
0 |
280 |
0 |
0 |
T4 |
0 |
36 |
0 |
0 |
T5 |
50164 |
8 |
0 |
0 |
T6 |
1776 |
0 |
0 |
0 |
T16 |
1770 |
0 |
0 |
0 |
T17 |
24539 |
8 |
0 |
0 |
T18 |
1421 |
0 |
0 |
0 |
T19 |
2018 |
0 |
0 |
0 |
T20 |
1890 |
0 |
0 |
0 |
T21 |
5140 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
106067149 |
20673 |
0 |
0 |
T1 |
409356 |
162 |
0 |
0 |
T2 |
446453 |
618 |
0 |
0 |
T3 |
0 |
285 |
0 |
0 |
T4 |
0 |
72 |
0 |
0 |
T5 |
15426 |
8 |
0 |
0 |
T6 |
6444 |
0 |
0 |
0 |
T16 |
10612 |
0 |
0 |
0 |
T17 |
18265 |
8 |
0 |
0 |
T18 |
4454 |
0 |
0 |
0 |
T19 |
1951 |
0 |
0 |
0 |
T20 |
982 |
0 |
0 |
0 |
T21 |
10242 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73917535 |
20694 |
0 |
0 |
T1 |
943779 |
162 |
0 |
0 |
T2 |
454410 |
618 |
0 |
0 |
T3 |
0 |
285 |
0 |
0 |
T4 |
0 |
72 |
0 |
0 |
T5 |
50164 |
8 |
0 |
0 |
T6 |
1776 |
0 |
0 |
0 |
T16 |
1770 |
0 |
0 |
0 |
T17 |
24539 |
8 |
0 |
0 |
T18 |
1421 |
0 |
0 |
0 |
T19 |
2018 |
0 |
0 |
0 |
T20 |
1890 |
0 |
0 |
0 |
T21 |
5140 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73917535 |
20667 |
0 |
0 |
T1 |
943779 |
162 |
0 |
0 |
T2 |
454410 |
618 |
0 |
0 |
T3 |
0 |
285 |
0 |
0 |
T4 |
0 |
72 |
0 |
0 |
T5 |
50164 |
8 |
0 |
0 |
T6 |
1776 |
0 |
0 |
0 |
T16 |
1770 |
0 |
0 |
0 |
T17 |
24539 |
8 |
0 |
0 |
T18 |
1421 |
0 |
0 |
0 |
T19 |
2018 |
0 |
0 |
0 |
T20 |
1890 |
0 |
0 |
0 |
T21 |
5140 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
106067149 |
20675 |
0 |
0 |
T1 |
409356 |
162 |
0 |
0 |
T2 |
446453 |
618 |
0 |
0 |
T3 |
0 |
285 |
0 |
0 |
T4 |
0 |
72 |
0 |
0 |
T5 |
15426 |
8 |
0 |
0 |
T6 |
6444 |
0 |
0 |
0 |
T16 |
10612 |
0 |
0 |
0 |
T17 |
18265 |
8 |
0 |
0 |
T18 |
4454 |
0 |
0 |
0 |
T19 |
1951 |
0 |
0 |
0 |
T20 |
982 |
0 |
0 |
0 |
T21 |
10242 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
53033129 |
15040 |
0 |
0 |
T1 |
204675 |
162 |
0 |
0 |
T2 |
223224 |
608 |
0 |
0 |
T3 |
0 |
280 |
0 |
0 |
T4 |
0 |
36 |
0 |
0 |
T5 |
7713 |
8 |
0 |
0 |
T6 |
3221 |
0 |
0 |
0 |
T16 |
5306 |
0 |
0 |
0 |
T17 |
9132 |
8 |
0 |
0 |
T18 |
2227 |
0 |
0 |
0 |
T19 |
975 |
0 |
0 |
0 |
T20 |
490 |
0 |
0 |
0 |
T21 |
5121 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73917535 |
15040 |
0 |
0 |
T1 |
943779 |
162 |
0 |
0 |
T2 |
454410 |
608 |
0 |
0 |
T3 |
0 |
280 |
0 |
0 |
T4 |
0 |
36 |
0 |
0 |
T5 |
50164 |
8 |
0 |
0 |
T6 |
1776 |
0 |
0 |
0 |
T16 |
1770 |
0 |
0 |
0 |
T17 |
24539 |
8 |
0 |
0 |
T18 |
1421 |
0 |
0 |
0 |
T19 |
2018 |
0 |
0 |
0 |
T20 |
1890 |
0 |
0 |
0 |
T21 |
5140 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
53033129 |
20534 |
0 |
0 |
T1 |
204675 |
162 |
0 |
0 |
T2 |
223224 |
618 |
0 |
0 |
T3 |
0 |
285 |
0 |
0 |
T4 |
0 |
72 |
0 |
0 |
T5 |
7713 |
8 |
0 |
0 |
T6 |
3221 |
0 |
0 |
0 |
T16 |
5306 |
0 |
0 |
0 |
T17 |
9132 |
8 |
0 |
0 |
T18 |
2227 |
0 |
0 |
0 |
T19 |
975 |
0 |
0 |
0 |
T20 |
490 |
0 |
0 |
0 |
T21 |
5121 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73917535 |
20566 |
0 |
0 |
T1 |
943779 |
162 |
0 |
0 |
T2 |
454410 |
618 |
0 |
0 |
T3 |
0 |
285 |
0 |
0 |
T4 |
0 |
72 |
0 |
0 |
T5 |
50164 |
8 |
0 |
0 |
T6 |
1776 |
0 |
0 |
0 |
T16 |
1770 |
0 |
0 |
0 |
T17 |
24539 |
8 |
0 |
0 |
T18 |
1421 |
0 |
0 |
0 |
T19 |
2018 |
0 |
0 |
0 |
T20 |
1890 |
0 |
0 |
0 |
T21 |
5140 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73917535 |
20532 |
0 |
0 |
T1 |
943779 |
162 |
0 |
0 |
T2 |
454410 |
618 |
0 |
0 |
T3 |
0 |
285 |
0 |
0 |
T4 |
0 |
72 |
0 |
0 |
T5 |
50164 |
8 |
0 |
0 |
T6 |
1776 |
0 |
0 |
0 |
T16 |
1770 |
0 |
0 |
0 |
T17 |
24539 |
8 |
0 |
0 |
T18 |
1421 |
0 |
0 |
0 |
T19 |
2018 |
0 |
0 |
0 |
T20 |
1890 |
0 |
0 |
0 |
T21 |
5140 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
53033129 |
20539 |
0 |
0 |
T1 |
204675 |
162 |
0 |
0 |
T2 |
223224 |
618 |
0 |
0 |
T3 |
0 |
285 |
0 |
0 |
T4 |
0 |
72 |
0 |
0 |
T5 |
7713 |
8 |
0 |
0 |
T6 |
3221 |
0 |
0 |
0 |
T16 |
5306 |
0 |
0 |
0 |
T17 |
9132 |
8 |
0 |
0 |
T18 |
2227 |
0 |
0 |
0 |
T19 |
975 |
0 |
0 |
0 |
T20 |
490 |
0 |
0 |
0 |
T21 |
5121 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
229111388 |
15040 |
0 |
0 |
T1 |
960941 |
162 |
0 |
0 |
T2 |
940073 |
608 |
0 |
0 |
T3 |
0 |
280 |
0 |
0 |
T4 |
0 |
36 |
0 |
0 |
T5 |
50164 |
8 |
0 |
0 |
T6 |
11107 |
0 |
0 |
0 |
T16 |
22135 |
0 |
0 |
0 |
T17 |
44078 |
8 |
0 |
0 |
T18 |
6178 |
0 |
0 |
0 |
T19 |
4204 |
0 |
0 |
0 |
T20 |
1990 |
0 |
0 |
0 |
T21 |
21420 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73917535 |
15040 |
0 |
0 |
T1 |
943779 |
162 |
0 |
0 |
T2 |
454410 |
608 |
0 |
0 |
T3 |
0 |
280 |
0 |
0 |
T4 |
0 |
36 |
0 |
0 |
T5 |
50164 |
8 |
0 |
0 |
T6 |
1776 |
0 |
0 |
0 |
T16 |
1770 |
0 |
0 |
0 |
T17 |
24539 |
8 |
0 |
0 |
T18 |
1421 |
0 |
0 |
0 |
T19 |
2018 |
0 |
0 |
0 |
T20 |
1890 |
0 |
0 |
0 |
T21 |
5140 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
229111388 |
20720 |
0 |
0 |
T1 |
960941 |
162 |
0 |
0 |
T2 |
940073 |
618 |
0 |
0 |
T3 |
0 |
285 |
0 |
0 |
T4 |
0 |
72 |
0 |
0 |
T5 |
50164 |
8 |
0 |
0 |
T6 |
11107 |
0 |
0 |
0 |
T16 |
22135 |
0 |
0 |
0 |
T17 |
44078 |
8 |
0 |
0 |
T18 |
6178 |
0 |
0 |
0 |
T19 |
4204 |
0 |
0 |
0 |
T20 |
1990 |
0 |
0 |
0 |
T21 |
21420 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73917535 |
20742 |
0 |
0 |
T1 |
943779 |
162 |
0 |
0 |
T2 |
454410 |
618 |
0 |
0 |
T3 |
0 |
285 |
0 |
0 |
T4 |
0 |
72 |
0 |
0 |
T5 |
50164 |
8 |
0 |
0 |
T6 |
1776 |
0 |
0 |
0 |
T16 |
1770 |
0 |
0 |
0 |
T17 |
24539 |
8 |
0 |
0 |
T18 |
1421 |
0 |
0 |
0 |
T19 |
2018 |
0 |
0 |
0 |
T20 |
1890 |
0 |
0 |
0 |
T21 |
5140 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73917535 |
20702 |
0 |
0 |
T1 |
943779 |
162 |
0 |
0 |
T2 |
454410 |
618 |
0 |
0 |
T3 |
0 |
285 |
0 |
0 |
T4 |
0 |
72 |
0 |
0 |
T5 |
50164 |
8 |
0 |
0 |
T6 |
1776 |
0 |
0 |
0 |
T16 |
1770 |
0 |
0 |
0 |
T17 |
24539 |
8 |
0 |
0 |
T18 |
1421 |
0 |
0 |
0 |
T19 |
2018 |
0 |
0 |
0 |
T20 |
1890 |
0 |
0 |
0 |
T21 |
5140 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
229111388 |
20724 |
0 |
0 |
T1 |
960941 |
162 |
0 |
0 |
T2 |
940073 |
618 |
0 |
0 |
T3 |
0 |
285 |
0 |
0 |
T4 |
0 |
72 |
0 |
0 |
T5 |
50164 |
8 |
0 |
0 |
T6 |
11107 |
0 |
0 |
0 |
T16 |
22135 |
0 |
0 |
0 |
T17 |
44078 |
8 |
0 |
0 |
T18 |
6178 |
0 |
0 |
0 |
T19 |
4204 |
0 |
0 |
0 |
T20 |
1990 |
0 |
0 |
0 |
T21 |
21420 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
109913997 |
14637 |
0 |
0 |
T1 |
438218 |
162 |
0 |
0 |
T2 |
451530 |
608 |
0 |
0 |
T3 |
0 |
280 |
0 |
0 |
T4 |
0 |
18 |
0 |
0 |
T5 |
24079 |
8 |
0 |
0 |
T6 |
5331 |
0 |
0 |
0 |
T16 |
10625 |
0 |
0 |
0 |
T17 |
24037 |
8 |
0 |
0 |
T18 |
2966 |
0 |
0 |
0 |
T19 |
2018 |
0 |
0 |
0 |
T20 |
955 |
0 |
0 |
0 |
T21 |
10281 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73917535 |
15040 |
0 |
0 |
T1 |
943779 |
162 |
0 |
0 |
T2 |
454410 |
608 |
0 |
0 |
T3 |
0 |
280 |
0 |
0 |
T4 |
0 |
36 |
0 |
0 |
T5 |
50164 |
8 |
0 |
0 |
T6 |
1776 |
0 |
0 |
0 |
T16 |
1770 |
0 |
0 |
0 |
T17 |
24539 |
8 |
0 |
0 |
T18 |
1421 |
0 |
0 |
0 |
T19 |
2018 |
0 |
0 |
0 |
T20 |
1890 |
0 |
0 |
0 |
T21 |
5140 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
109913997 |
20415 |
0 |
0 |
T1 |
438218 |
162 |
0 |
0 |
T2 |
451530 |
618 |
0 |
0 |
T3 |
0 |
285 |
0 |
0 |
T4 |
0 |
54 |
0 |
0 |
T5 |
24079 |
8 |
0 |
0 |
T6 |
5331 |
0 |
0 |
0 |
T16 |
10625 |
0 |
0 |
0 |
T17 |
24037 |
8 |
0 |
0 |
T18 |
2966 |
0 |
0 |
0 |
T19 |
2018 |
0 |
0 |
0 |
T20 |
955 |
0 |
0 |
0 |
T21 |
10281 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73917535 |
20597 |
0 |
0 |
T1 |
943779 |
162 |
0 |
0 |
T2 |
454410 |
618 |
0 |
0 |
T3 |
0 |
285 |
0 |
0 |
T4 |
0 |
72 |
0 |
0 |
T5 |
50164 |
8 |
0 |
0 |
T6 |
1776 |
0 |
0 |
0 |
T16 |
1770 |
0 |
0 |
0 |
T17 |
24539 |
8 |
0 |
0 |
T18 |
1421 |
0 |
0 |
0 |
T19 |
2018 |
0 |
0 |
0 |
T20 |
1890 |
0 |
0 |
0 |
T21 |
5140 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73917535 |
20292 |
0 |
0 |
T1 |
943779 |
162 |
0 |
0 |
T2 |
454410 |
618 |
0 |
0 |
T3 |
0 |
285 |
0 |
0 |
T4 |
0 |
54 |
0 |
0 |
T5 |
50164 |
8 |
0 |
0 |
T6 |
1776 |
0 |
0 |
0 |
T16 |
1770 |
0 |
0 |
0 |
T17 |
24539 |
8 |
0 |
0 |
T18 |
1421 |
0 |
0 |
0 |
T19 |
2018 |
0 |
0 |
0 |
T20 |
1890 |
0 |
0 |
0 |
T21 |
5140 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
109913997 |
20431 |
0 |
0 |
T1 |
438218 |
162 |
0 |
0 |
T2 |
451530 |
618 |
0 |
0 |
T3 |
0 |
285 |
0 |
0 |
T4 |
0 |
54 |
0 |
0 |
T5 |
24079 |
8 |
0 |
0 |
T6 |
5331 |
0 |
0 |
0 |
T16 |
10625 |
0 |
0 |
0 |
T17 |
24037 |
8 |
0 |
0 |
T18 |
2966 |
0 |
0 |
0 |
T19 |
2018 |
0 |
0 |
0 |
T20 |
955 |
0 |
0 |
0 |
T21 |
10281 |
4 |
0 |
0 |
T27 |
0 |
30 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T62,T65,T63 |
1 | 0 | Covered | T62,T65,T63 |
1 | 1 | Covered | T68,T137,T138 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T62,T65,T63 |
1 | 0 | Covered | T68,T137,T138 |
1 | 1 | Covered | T62,T65,T63 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73917535 |
33 |
0 |
0 |
T62 |
6758 |
1 |
0 |
0 |
T63 |
7703 |
1 |
0 |
0 |
T64 |
3769 |
1 |
0 |
0 |
T65 |
6761 |
1 |
0 |
0 |
T66 |
4724 |
1 |
0 |
0 |
T67 |
11860 |
1 |
0 |
0 |
T68 |
3141 |
2 |
0 |
0 |
T69 |
10370 |
1 |
0 |
0 |
T136 |
5578 |
1 |
0 |
0 |
T139 |
6192 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
213481653 |
33 |
0 |
0 |
T62 |
32438 |
1 |
0 |
0 |
T63 |
41087 |
1 |
0 |
0 |
T64 |
15074 |
1 |
0 |
0 |
T65 |
24963 |
1 |
0 |
0 |
T66 |
18139 |
1 |
0 |
0 |
T67 |
11736 |
1 |
0 |
0 |
T68 |
25126 |
2 |
0 |
0 |
T69 |
41479 |
1 |
0 |
0 |
T136 |
24340 |
1 |
0 |
0 |
T139 |
7338 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T63,T66,T64 |
1 | 0 | Covered | T63,T66,T64 |
1 | 1 | Covered | T66,T137,T140 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T63,T66,T64 |
1 | 0 | Covered | T66,T137,T140 |
1 | 1 | Covered | T63,T66,T64 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73917535 |
36 |
0 |
0 |
T63 |
7703 |
2 |
0 |
0 |
T64 |
3769 |
1 |
0 |
0 |
T66 |
4724 |
2 |
0 |
0 |
T68 |
3141 |
1 |
0 |
0 |
T69 |
10370 |
1 |
0 |
0 |
T136 |
5578 |
1 |
0 |
0 |
T137 |
5822 |
2 |
0 |
0 |
T139 |
6192 |
1 |
0 |
0 |
T141 |
8165 |
2 |
0 |
0 |
T142 |
11221 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
213481653 |
36 |
0 |
0 |
T63 |
41087 |
2 |
0 |
0 |
T64 |
15074 |
1 |
0 |
0 |
T66 |
18139 |
2 |
0 |
0 |
T68 |
25126 |
1 |
0 |
0 |
T69 |
41479 |
1 |
0 |
0 |
T136 |
24340 |
1 |
0 |
0 |
T137 |
22358 |
2 |
0 |
0 |
T139 |
7338 |
1 |
0 |
0 |
T141 |
17418 |
2 |
0 |
0 |
T142 |
11104 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T61,T62,T65 |
1 | 0 | Covered | T61,T62,T65 |
1 | 1 | Covered | T63,T66,T139 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T61,T62,T65 |
1 | 0 | Covered | T63,T66,T139 |
1 | 1 | Covered | T61,T62,T65 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73917535 |
51 |
0 |
0 |
T61 |
15186 |
2 |
0 |
0 |
T62 |
6758 |
1 |
0 |
0 |
T63 |
7703 |
3 |
0 |
0 |
T64 |
3769 |
1 |
0 |
0 |
T65 |
6761 |
1 |
0 |
0 |
T66 |
4724 |
2 |
0 |
0 |
T67 |
11860 |
2 |
0 |
0 |
T68 |
3141 |
2 |
0 |
0 |
T70 |
8967 |
1 |
0 |
0 |
T136 |
5578 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
106067149 |
51 |
0 |
0 |
T61 |
9952 |
2 |
0 |
0 |
T62 |
15479 |
1 |
0 |
0 |
T63 |
19549 |
3 |
0 |
0 |
T64 |
7099 |
1 |
0 |
0 |
T65 |
11533 |
1 |
0 |
0 |
T66 |
8534 |
2 |
0 |
0 |
T67 |
4624 |
2 |
0 |
0 |
T68 |
12013 |
2 |
0 |
0 |
T70 |
3685 |
1 |
0 |
0 |
T136 |
11476 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T61,T62,T65 |
1 | 0 | Covered | T61,T62,T65 |
1 | 1 | Covered | T66,T139,T142 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T61,T62,T65 |
1 | 0 | Covered | T66,T139,T142 |
1 | 1 | Covered | T61,T62,T65 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73917535 |
43 |
0 |
0 |
T61 |
15186 |
2 |
0 |
0 |
T62 |
6758 |
1 |
0 |
0 |
T63 |
7703 |
2 |
0 |
0 |
T64 |
3769 |
1 |
0 |
0 |
T65 |
6761 |
1 |
0 |
0 |
T66 |
4724 |
2 |
0 |
0 |
T67 |
11860 |
1 |
0 |
0 |
T68 |
3141 |
1 |
0 |
0 |
T70 |
8967 |
1 |
0 |
0 |
T136 |
5578 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
106067149 |
43 |
0 |
0 |
T61 |
9952 |
2 |
0 |
0 |
T62 |
15479 |
1 |
0 |
0 |
T63 |
19549 |
2 |
0 |
0 |
T64 |
7099 |
1 |
0 |
0 |
T65 |
11533 |
1 |
0 |
0 |
T66 |
8534 |
2 |
0 |
0 |
T67 |
4624 |
1 |
0 |
0 |
T68 |
12013 |
1 |
0 |
0 |
T70 |
3685 |
1 |
0 |
0 |
T136 |
11476 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T60,T62,T65 |
1 | 0 | Covered | T60,T62,T65 |
1 | 1 | Covered | T60,T63,T64 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T60,T62,T65 |
1 | 0 | Covered | T60,T63,T64 |
1 | 1 | Covered | T60,T62,T65 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73917535 |
34 |
0 |
0 |
T60 |
7194 |
2 |
0 |
0 |
T62 |
6758 |
1 |
0 |
0 |
T63 |
7703 |
2 |
0 |
0 |
T64 |
3769 |
2 |
0 |
0 |
T65 |
6761 |
1 |
0 |
0 |
T66 |
4724 |
1 |
0 |
0 |
T70 |
8967 |
2 |
0 |
0 |
T71 |
6484 |
2 |
0 |
0 |
T141 |
8165 |
1 |
0 |
0 |
T142 |
11221 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
53033129 |
34 |
0 |
0 |
T60 |
1537 |
2 |
0 |
0 |
T62 |
7736 |
1 |
0 |
0 |
T63 |
9776 |
2 |
0 |
0 |
T64 |
3547 |
2 |
0 |
0 |
T65 |
5763 |
1 |
0 |
0 |
T66 |
4265 |
1 |
0 |
0 |
T70 |
1843 |
2 |
0 |
0 |
T71 |
9539 |
2 |
0 |
0 |
T141 |
3951 |
1 |
0 |
0 |
T142 |
2421 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T60,T62,T63 |
1 | 0 | Covered | T60,T62,T63 |
1 | 1 | Covered | T60,T62,T142 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T60,T62,T63 |
1 | 0 | Covered | T60,T62,T142 |
1 | 1 | Covered | T60,T62,T63 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73917535 |
28 |
0 |
0 |
T60 |
7194 |
2 |
0 |
0 |
T62 |
6758 |
3 |
0 |
0 |
T63 |
7703 |
1 |
0 |
0 |
T64 |
3769 |
1 |
0 |
0 |
T70 |
8967 |
2 |
0 |
0 |
T71 |
6484 |
1 |
0 |
0 |
T140 |
9183 |
1 |
0 |
0 |
T141 |
8165 |
1 |
0 |
0 |
T142 |
11221 |
2 |
0 |
0 |
T143 |
14355 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
53033129 |
28 |
0 |
0 |
T60 |
1537 |
2 |
0 |
0 |
T62 |
7736 |
3 |
0 |
0 |
T63 |
9776 |
1 |
0 |
0 |
T64 |
3547 |
1 |
0 |
0 |
T70 |
1843 |
2 |
0 |
0 |
T71 |
9539 |
1 |
0 |
0 |
T140 |
2018 |
1 |
0 |
0 |
T141 |
3951 |
1 |
0 |
0 |
T142 |
2421 |
2 |
0 |
0 |
T143 |
3115 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T61,T65,T63 |
1 | 0 | Covered | T61,T65,T63 |
1 | 1 | Covered | T63,T66,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T61,T65,T63 |
1 | 0 | Covered | T63,T66,T137 |
1 | 1 | Covered | T61,T65,T63 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73917535 |
35 |
0 |
0 |
T61 |
15186 |
1 |
0 |
0 |
T63 |
7703 |
2 |
0 |
0 |
T65 |
6761 |
1 |
0 |
0 |
T66 |
4724 |
3 |
0 |
0 |
T68 |
3141 |
1 |
0 |
0 |
T69 |
10370 |
1 |
0 |
0 |
T70 |
8967 |
2 |
0 |
0 |
T71 |
6484 |
1 |
0 |
0 |
T136 |
5578 |
1 |
0 |
0 |
T139 |
6192 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
229111388 |
35 |
0 |
0 |
T61 |
22666 |
1 |
0 |
0 |
T63 |
42801 |
2 |
0 |
0 |
T65 |
26004 |
1 |
0 |
0 |
T66 |
18896 |
3 |
0 |
0 |
T68 |
26175 |
1 |
0 |
0 |
T69 |
43209 |
1 |
0 |
0 |
T70 |
8967 |
2 |
0 |
0 |
T71 |
40526 |
1 |
0 |
0 |
T136 |
25355 |
1 |
0 |
0 |
T139 |
7645 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T61,T66,T67 |
1 | 0 | Covered | T61,T66,T67 |
1 | 1 | Covered | T66,T142,T144 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T61,T66,T67 |
1 | 0 | Covered | T66,T142,T144 |
1 | 1 | Covered | T61,T66,T67 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73917535 |
39 |
0 |
0 |
T61 |
15186 |
1 |
0 |
0 |
T66 |
4724 |
3 |
0 |
0 |
T67 |
11860 |
1 |
0 |
0 |
T68 |
3141 |
1 |
0 |
0 |
T69 |
10370 |
2 |
0 |
0 |
T70 |
8967 |
2 |
0 |
0 |
T71 |
6484 |
1 |
0 |
0 |
T72 |
10350 |
1 |
0 |
0 |
T136 |
5578 |
1 |
0 |
0 |
T139 |
6192 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
229111388 |
39 |
0 |
0 |
T61 |
22666 |
1 |
0 |
0 |
T66 |
18896 |
3 |
0 |
0 |
T67 |
12226 |
1 |
0 |
0 |
T68 |
26175 |
1 |
0 |
0 |
T69 |
43209 |
2 |
0 |
0 |
T70 |
8967 |
2 |
0 |
0 |
T71 |
40526 |
1 |
0 |
0 |
T72 |
10781 |
1 |
0 |
0 |
T136 |
25355 |
1 |
0 |
0 |
T139 |
7645 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T62,T67,T70 |
1 | 0 | Covered | T62,T67,T70 |
1 | 1 | Covered | T145,T146 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T62,T67,T70 |
1 | 0 | Covered | T145,T146 |
1 | 1 | Covered | T62,T67,T70 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73917535 |
20 |
0 |
0 |
T62 |
6758 |
1 |
0 |
0 |
T67 |
11860 |
1 |
0 |
0 |
T70 |
8967 |
1 |
0 |
0 |
T72 |
10350 |
1 |
0 |
0 |
T137 |
5822 |
2 |
0 |
0 |
T141 |
8165 |
1 |
0 |
0 |
T142 |
11221 |
1 |
0 |
0 |
T147 |
6030 |
1 |
0 |
0 |
T148 |
10377 |
1 |
0 |
0 |
T149 |
13013 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
109913997 |
20 |
0 |
0 |
T62 |
16220 |
1 |
0 |
0 |
T67 |
5869 |
1 |
0 |
0 |
T70 |
4304 |
1 |
0 |
0 |
T72 |
5175 |
1 |
0 |
0 |
T137 |
11180 |
2 |
0 |
0 |
T141 |
8709 |
1 |
0 |
0 |
T142 |
5552 |
1 |
0 |
0 |
T147 |
3015 |
1 |
0 |
0 |
T148 |
5032 |
1 |
0 |
0 |
T149 |
6789 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T62,T70,T72 |
1 | 0 | Covered | T62,T70,T72 |
1 | 1 | Covered | T141,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T62,T70,T72 |
1 | 0 | Covered | T141,T145 |
1 | 1 | Covered | T62,T70,T72 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73917535 |
19 |
0 |
0 |
T62 |
6758 |
1 |
0 |
0 |
T70 |
8967 |
1 |
0 |
0 |
T72 |
10350 |
2 |
0 |
0 |
T137 |
5822 |
2 |
0 |
0 |
T140 |
9183 |
1 |
0 |
0 |
T141 |
8165 |
2 |
0 |
0 |
T142 |
11221 |
1 |
0 |
0 |
T148 |
10377 |
1 |
0 |
0 |
T149 |
13013 |
1 |
0 |
0 |
T150 |
4659 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
109913997 |
19 |
0 |
0 |
T62 |
16220 |
1 |
0 |
0 |
T70 |
4304 |
1 |
0 |
0 |
T72 |
5175 |
2 |
0 |
0 |
T137 |
11180 |
2 |
0 |
0 |
T140 |
4592 |
1 |
0 |
0 |
T141 |
8709 |
2 |
0 |
0 |
T142 |
5552 |
1 |
0 |
0 |
T148 |
5032 |
1 |
0 |
0 |
T149 |
6789 |
1 |
0 |
0 |
T150 |
4564 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
Branch Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
210814106 |
56560 |
0 |
0 |
T1 |
818797 |
562 |
0 |
0 |
T2 |
893226 |
1903 |
0 |
0 |
T3 |
0 |
884 |
0 |
0 |
T5 |
30877 |
29 |
0 |
0 |
T6 |
10662 |
0 |
0 |
0 |
T9 |
0 |
2079 |
0 |
0 |
T16 |
21249 |
0 |
0 |
0 |
T17 |
36554 |
41 |
0 |
0 |
T18 |
5931 |
0 |
0 |
0 |
T19 |
4036 |
0 |
0 |
0 |
T20 |
1910 |
0 |
0 |
0 |
T21 |
20563 |
12 |
0 |
0 |
T27 |
0 |
197 |
0 |
0 |
T28 |
0 |
183 |
0 |
0 |
T29 |
0 |
176 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7303968 |
56191 |
0 |
0 |
T1 |
2416 |
562 |
0 |
0 |
T2 |
259583 |
1903 |
0 |
0 |
T3 |
0 |
884 |
0 |
0 |
T5 |
75 |
29 |
0 |
0 |
T6 |
777 |
0 |
0 |
0 |
T9 |
0 |
2079 |
0 |
0 |
T16 |
1549 |
0 |
0 |
0 |
T17 |
87 |
41 |
0 |
0 |
T18 |
432 |
0 |
0 |
0 |
T19 |
294 |
0 |
0 |
0 |
T20 |
138 |
0 |
0 |
0 |
T21 |
62 |
12 |
0 |
0 |
T27 |
0 |
197 |
0 |
0 |
T28 |
0 |
183 |
0 |
0 |
T29 |
0 |
176 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
Branch Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
104779841 |
56025 |
0 |
0 |
T1 |
409356 |
562 |
0 |
0 |
T2 |
446453 |
1897 |
0 |
0 |
T3 |
0 |
882 |
0 |
0 |
T5 |
15426 |
29 |
0 |
0 |
T6 |
6444 |
0 |
0 |
0 |
T9 |
0 |
2065 |
0 |
0 |
T16 |
10612 |
0 |
0 |
0 |
T17 |
18265 |
41 |
0 |
0 |
T18 |
4454 |
0 |
0 |
0 |
T19 |
1951 |
0 |
0 |
0 |
T20 |
982 |
0 |
0 |
0 |
T21 |
10242 |
12 |
0 |
0 |
T27 |
0 |
197 |
0 |
0 |
T28 |
0 |
183 |
0 |
0 |
T29 |
0 |
176 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7303968 |
55658 |
0 |
0 |
T1 |
2416 |
562 |
0 |
0 |
T2 |
259583 |
1897 |
0 |
0 |
T3 |
0 |
882 |
0 |
0 |
T5 |
75 |
29 |
0 |
0 |
T6 |
777 |
0 |
0 |
0 |
T9 |
0 |
2065 |
0 |
0 |
T16 |
1549 |
0 |
0 |
0 |
T17 |
87 |
41 |
0 |
0 |
T18 |
432 |
0 |
0 |
0 |
T19 |
294 |
0 |
0 |
0 |
T20 |
138 |
0 |
0 |
0 |
T21 |
62 |
12 |
0 |
0 |
T27 |
0 |
197 |
0 |
0 |
T28 |
0 |
183 |
0 |
0 |
T29 |
0 |
176 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
Branch Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52389502 |
55358 |
0 |
0 |
T1 |
204675 |
562 |
0 |
0 |
T2 |
223224 |
1887 |
0 |
0 |
T3 |
0 |
873 |
0 |
0 |
T5 |
7713 |
29 |
0 |
0 |
T6 |
3221 |
0 |
0 |
0 |
T9 |
0 |
2038 |
0 |
0 |
T16 |
5306 |
0 |
0 |
0 |
T17 |
9132 |
41 |
0 |
0 |
T18 |
2227 |
0 |
0 |
0 |
T19 |
975 |
0 |
0 |
0 |
T20 |
490 |
0 |
0 |
0 |
T21 |
5121 |
12 |
0 |
0 |
T27 |
0 |
197 |
0 |
0 |
T28 |
0 |
183 |
0 |
0 |
T29 |
0 |
176 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7303968 |
55000 |
0 |
0 |
T1 |
2416 |
562 |
0 |
0 |
T2 |
259583 |
1887 |
0 |
0 |
T3 |
0 |
873 |
0 |
0 |
T5 |
75 |
29 |
0 |
0 |
T6 |
777 |
0 |
0 |
0 |
T9 |
0 |
2038 |
0 |
0 |
T16 |
1549 |
0 |
0 |
0 |
T17 |
87 |
41 |
0 |
0 |
T18 |
432 |
0 |
0 |
0 |
T19 |
294 |
0 |
0 |
0 |
T20 |
138 |
0 |
0 |
0 |
T21 |
62 |
12 |
0 |
0 |
T27 |
0 |
197 |
0 |
0 |
T28 |
0 |
183 |
0 |
0 |
T29 |
0 |
176 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
Branch Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226332586 |
68042 |
0 |
0 |
T1 |
960941 |
778 |
0 |
0 |
T2 |
940073 |
2071 |
0 |
0 |
T3 |
0 |
1084 |
0 |
0 |
T5 |
50164 |
65 |
0 |
0 |
T6 |
11107 |
0 |
0 |
0 |
T9 |
0 |
2629 |
0 |
0 |
T16 |
22135 |
0 |
0 |
0 |
T17 |
44078 |
53 |
0 |
0 |
T18 |
6178 |
0 |
0 |
0 |
T19 |
4204 |
0 |
0 |
0 |
T20 |
1990 |
0 |
0 |
0 |
T21 |
21420 |
12 |
0 |
0 |
T27 |
0 |
209 |
0 |
0 |
T28 |
0 |
266 |
0 |
0 |
T29 |
0 |
260 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7031037 |
67711 |
0 |
0 |
T1 |
2632 |
778 |
0 |
0 |
T2 |
259775 |
2071 |
0 |
0 |
T3 |
0 |
1084 |
0 |
0 |
T5 |
111 |
65 |
0 |
0 |
T6 |
777 |
0 |
0 |
0 |
T9 |
0 |
2629 |
0 |
0 |
T16 |
1549 |
0 |
0 |
0 |
T17 |
99 |
53 |
0 |
0 |
T18 |
432 |
0 |
0 |
0 |
T19 |
294 |
0 |
0 |
0 |
T20 |
138 |
0 |
0 |
0 |
T21 |
62 |
12 |
0 |
0 |
T27 |
0 |
209 |
0 |
0 |
T28 |
0 |
266 |
0 |
0 |
T29 |
0 |
260 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T5,T1,T2 |
1 | 0 | Covered | T5,T1,T2 |
1 | 1 | Covered | T5,T1,T2 |
Branch Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108580202 |
66779 |
0 |
0 |
T1 |
438218 |
682 |
0 |
0 |
T2 |
451530 |
2072 |
0 |
0 |
T3 |
0 |
1125 |
0 |
0 |
T5 |
24079 |
65 |
0 |
0 |
T6 |
5331 |
0 |
0 |
0 |
T9 |
0 |
2610 |
0 |
0 |
T16 |
10625 |
0 |
0 |
0 |
T17 |
24037 |
65 |
0 |
0 |
T18 |
2966 |
0 |
0 |
0 |
T19 |
2018 |
0 |
0 |
0 |
T20 |
955 |
0 |
0 |
0 |
T21 |
10281 |
12 |
0 |
0 |
T27 |
0 |
209 |
0 |
0 |
T28 |
0 |
252 |
0 |
0 |
T29 |
0 |
248 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7323973 |
66778 |
0 |
0 |
T1 |
2536 |
682 |
0 |
0 |
T2 |
259787 |
2072 |
0 |
0 |
T3 |
0 |
1125 |
0 |
0 |
T5 |
111 |
65 |
0 |
0 |
T6 |
777 |
0 |
0 |
0 |
T9 |
0 |
2610 |
0 |
0 |
T16 |
1549 |
0 |
0 |
0 |
T17 |
111 |
65 |
0 |
0 |
T18 |
432 |
0 |
0 |
0 |
T19 |
294 |
0 |
0 |
0 |
T20 |
138 |
0 |
0 |
0 |
T21 |
62 |
12 |
0 |
0 |
T27 |
0 |
209 |
0 |
0 |
T28 |
0 |
252 |
0 |
0 |
T29 |
0 |
248 |
0 |
0 |