Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22484 |
22484 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T2 |
28 |
28 |
0 |
0 |
T3 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T17 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
T19 |
28 |
28 |
0 |
0 |
T20 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
3958427 |
3956009 |
0 |
0 |
T2 |
9707383 |
9699294 |
0 |
0 |
T3 |
19602302 |
19559149 |
0 |
0 |
T4 |
116282 |
114301 |
0 |
0 |
T5 |
65592 |
64379 |
0 |
0 |
T6 |
73458 |
70055 |
0 |
0 |
T17 |
95746 |
93365 |
0 |
0 |
T18 |
54932 |
53052 |
0 |
0 |
T19 |
78093 |
73464 |
0 |
0 |
T20 |
47125 |
42497 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
984958164 |
969206694 |
0 |
14454 |
T1 |
909300 |
908694 |
0 |
18 |
T2 |
973182 |
972258 |
0 |
18 |
T3 |
4219452 |
4209462 |
0 |
18 |
T4 |
11076 |
10848 |
0 |
18 |
T5 |
4602 |
4482 |
0 |
18 |
T6 |
11190 |
10602 |
0 |
18 |
T17 |
8910 |
8652 |
0 |
18 |
T18 |
9078 |
8742 |
0 |
18 |
T19 |
17550 |
16392 |
0 |
18 |
T20 |
7398 |
6576 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16863 |
T1 |
1054784 |
1054081 |
0 |
21 |
T2 |
3369287 |
3365945 |
0 |
21 |
T3 |
5398701 |
5385523 |
0 |
21 |
T4 |
40326 |
39541 |
0 |
21 |
T5 |
23927 |
23387 |
0 |
21 |
T6 |
22995 |
21806 |
0 |
21 |
T17 |
33682 |
32743 |
0 |
21 |
T18 |
16856 |
16173 |
0 |
21 |
T19 |
20963 |
19584 |
0 |
21 |
T20 |
14707 |
13084 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
184923 |
0 |
0 |
T1 |
1054784 |
4 |
0 |
0 |
T2 |
3369287 |
346 |
0 |
0 |
T3 |
5398701 |
650 |
0 |
0 |
T4 |
40326 |
178 |
0 |
0 |
T5 |
23927 |
36 |
0 |
0 |
T6 |
22995 |
128 |
0 |
0 |
T17 |
33682 |
12 |
0 |
0 |
T18 |
16856 |
52 |
0 |
0 |
T19 |
20963 |
293 |
0 |
0 |
T20 |
14707 |
65 |
0 |
0 |
T21 |
0 |
75 |
0 |
0 |
T23 |
0 |
51 |
0 |
0 |
T27 |
0 |
70 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1994343 |
1993195 |
0 |
0 |
T2 |
5364914 |
5360935 |
0 |
0 |
T3 |
9984149 |
9963735 |
0 |
0 |
T4 |
64880 |
63873 |
0 |
0 |
T5 |
37063 |
36471 |
0 |
0 |
T6 |
39273 |
37608 |
0 |
0 |
T17 |
53154 |
51931 |
0 |
0 |
T18 |
28998 |
28098 |
0 |
0 |
T19 |
39580 |
37449 |
0 |
0 |
T20 |
25020 |
22798 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
369735085 |
365670216 |
0 |
0 |
T1 |
145484 |
145390 |
0 |
0 |
T2 |
533577 |
533003 |
0 |
0 |
T3 |
763377 |
761502 |
0 |
0 |
T4 |
7090 |
6956 |
0 |
0 |
T5 |
4333 |
4240 |
0 |
0 |
T6 |
3729 |
3539 |
0 |
0 |
T17 |
5944 |
5782 |
0 |
0 |
T18 |
2714 |
2606 |
0 |
0 |
T19 |
2925 |
2735 |
0 |
0 |
T20 |
2369 |
2111 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
369735085 |
365663379 |
0 |
2409 |
T1 |
145484 |
145387 |
0 |
3 |
T2 |
533577 |
532991 |
0 |
3 |
T3 |
763377 |
761469 |
0 |
3 |
T4 |
7090 |
6953 |
0 |
3 |
T5 |
4333 |
4237 |
0 |
3 |
T6 |
3729 |
3536 |
0 |
3 |
T17 |
5944 |
5779 |
0 |
3 |
T18 |
2714 |
2603 |
0 |
3 |
T19 |
2925 |
2732 |
0 |
3 |
T20 |
2369 |
2108 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
369735085 |
26873 |
0 |
0 |
T1 |
145484 |
0 |
0 |
0 |
T2 |
533577 |
21 |
0 |
0 |
T3 |
763377 |
76 |
0 |
0 |
T4 |
7090 |
34 |
0 |
0 |
T5 |
4333 |
7 |
0 |
0 |
T6 |
3729 |
44 |
0 |
0 |
T17 |
5944 |
0 |
0 |
0 |
T18 |
2714 |
0 |
0 |
0 |
T19 |
2925 |
124 |
0 |
0 |
T20 |
2369 |
34 |
0 |
0 |
T21 |
0 |
33 |
0 |
0 |
T23 |
0 |
26 |
0 |
0 |
T27 |
0 |
31 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
161541455 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
162197 |
162055 |
0 |
0 |
T3 |
703242 |
701610 |
0 |
0 |
T4 |
1846 |
1811 |
0 |
0 |
T5 |
767 |
750 |
0 |
0 |
T6 |
1865 |
1770 |
0 |
0 |
T17 |
1485 |
1445 |
0 |
0 |
T18 |
1513 |
1460 |
0 |
0 |
T19 |
2925 |
2735 |
0 |
0 |
T20 |
1233 |
1099 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
161541455 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
162197 |
162055 |
0 |
0 |
T3 |
703242 |
701610 |
0 |
0 |
T4 |
1846 |
1811 |
0 |
0 |
T5 |
767 |
750 |
0 |
0 |
T6 |
1865 |
1770 |
0 |
0 |
T17 |
1485 |
1445 |
0 |
0 |
T18 |
1513 |
1460 |
0 |
0 |
T19 |
2925 |
2735 |
0 |
0 |
T20 |
1233 |
1099 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
161541455 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
162197 |
162055 |
0 |
0 |
T3 |
703242 |
701610 |
0 |
0 |
T4 |
1846 |
1811 |
0 |
0 |
T5 |
767 |
750 |
0 |
0 |
T6 |
1865 |
1770 |
0 |
0 |
T17 |
1485 |
1445 |
0 |
0 |
T18 |
1513 |
1460 |
0 |
0 |
T19 |
2925 |
2735 |
0 |
0 |
T20 |
1233 |
1099 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
161541455 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
162197 |
162055 |
0 |
0 |
T3 |
703242 |
701610 |
0 |
0 |
T4 |
1846 |
1811 |
0 |
0 |
T5 |
767 |
750 |
0 |
0 |
T6 |
1865 |
1770 |
0 |
0 |
T17 |
1485 |
1445 |
0 |
0 |
T18 |
1513 |
1460 |
0 |
0 |
T19 |
2925 |
2735 |
0 |
0 |
T20 |
1233 |
1099 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
161541455 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
162197 |
162055 |
0 |
0 |
T3 |
703242 |
701610 |
0 |
0 |
T4 |
1846 |
1811 |
0 |
0 |
T5 |
767 |
750 |
0 |
0 |
T6 |
1865 |
1770 |
0 |
0 |
T17 |
1485 |
1445 |
0 |
0 |
T18 |
1513 |
1460 |
0 |
0 |
T19 |
2925 |
2735 |
0 |
0 |
T20 |
1233 |
1099 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
161534449 |
0 |
2409 |
T1 |
151550 |
151449 |
0 |
3 |
T2 |
162197 |
162043 |
0 |
3 |
T3 |
703242 |
701577 |
0 |
3 |
T4 |
1846 |
1808 |
0 |
3 |
T5 |
767 |
747 |
0 |
3 |
T6 |
1865 |
1767 |
0 |
3 |
T17 |
1485 |
1442 |
0 |
3 |
T18 |
1513 |
1457 |
0 |
3 |
T19 |
2925 |
2732 |
0 |
3 |
T20 |
1233 |
1096 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
16908 |
0 |
0 |
T1 |
151550 |
0 |
0 |
0 |
T2 |
162197 |
15 |
0 |
0 |
T3 |
703242 |
55 |
0 |
0 |
T4 |
1846 |
42 |
0 |
0 |
T5 |
767 |
7 |
0 |
0 |
T6 |
1865 |
27 |
0 |
0 |
T17 |
1485 |
0 |
0 |
0 |
T18 |
1513 |
0 |
0 |
0 |
T19 |
2925 |
44 |
0 |
0 |
T20 |
1233 |
7 |
0 |
0 |
T21 |
0 |
33 |
0 |
0 |
T23 |
0 |
17 |
0 |
0 |
T27 |
0 |
21 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
161541455 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
162197 |
162055 |
0 |
0 |
T3 |
703242 |
701610 |
0 |
0 |
T4 |
1846 |
1811 |
0 |
0 |
T5 |
767 |
750 |
0 |
0 |
T6 |
1865 |
1770 |
0 |
0 |
T17 |
1485 |
1445 |
0 |
0 |
T18 |
1513 |
1460 |
0 |
0 |
T19 |
2925 |
2735 |
0 |
0 |
T20 |
1233 |
1099 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
161534449 |
0 |
2409 |
T1 |
151550 |
151449 |
0 |
3 |
T2 |
162197 |
162043 |
0 |
3 |
T3 |
703242 |
701577 |
0 |
3 |
T4 |
1846 |
1808 |
0 |
3 |
T5 |
767 |
747 |
0 |
3 |
T6 |
1865 |
1767 |
0 |
3 |
T17 |
1485 |
1442 |
0 |
3 |
T18 |
1513 |
1457 |
0 |
3 |
T19 |
2925 |
2732 |
0 |
3 |
T20 |
1233 |
1096 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
19042 |
0 |
0 |
T1 |
151550 |
0 |
0 |
0 |
T2 |
162197 |
14 |
0 |
0 |
T3 |
703242 |
47 |
0 |
0 |
T4 |
1846 |
46 |
0 |
0 |
T5 |
767 |
10 |
0 |
0 |
T6 |
1865 |
11 |
0 |
0 |
T17 |
1485 |
0 |
0 |
0 |
T18 |
1513 |
0 |
0 |
0 |
T19 |
2925 |
56 |
0 |
0 |
T20 |
1233 |
9 |
0 |
0 |
T21 |
0 |
9 |
0 |
0 |
T23 |
0 |
8 |
0 |
0 |
T27 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396433898 |
394276217 |
0 |
0 |
T1 |
151550 |
151481 |
0 |
0 |
T2 |
627829 |
627531 |
0 |
0 |
T3 |
807210 |
806056 |
0 |
0 |
T4 |
7386 |
7289 |
0 |
0 |
T5 |
4515 |
4474 |
0 |
0 |
T6 |
3884 |
3758 |
0 |
0 |
T17 |
6192 |
6066 |
0 |
0 |
T18 |
2779 |
2724 |
0 |
0 |
T19 |
3047 |
2964 |
0 |
0 |
T20 |
2468 |
2327 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396433898 |
394276217 |
0 |
0 |
T1 |
151550 |
151481 |
0 |
0 |
T2 |
627829 |
627531 |
0 |
0 |
T3 |
807210 |
806056 |
0 |
0 |
T4 |
7386 |
7289 |
0 |
0 |
T5 |
4515 |
4474 |
0 |
0 |
T6 |
3884 |
3758 |
0 |
0 |
T17 |
6192 |
6066 |
0 |
0 |
T18 |
2779 |
2724 |
0 |
0 |
T19 |
3047 |
2964 |
0 |
0 |
T20 |
2468 |
2327 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
369735085 |
367685150 |
0 |
0 |
T1 |
145484 |
145418 |
0 |
0 |
T2 |
533577 |
533291 |
0 |
0 |
T3 |
763377 |
762270 |
0 |
0 |
T4 |
7090 |
6997 |
0 |
0 |
T5 |
4333 |
4295 |
0 |
0 |
T6 |
3729 |
3608 |
0 |
0 |
T17 |
5944 |
5823 |
0 |
0 |
T18 |
2714 |
2661 |
0 |
0 |
T19 |
2925 |
2845 |
0 |
0 |
T20 |
2369 |
2235 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
369735085 |
367685150 |
0 |
0 |
T1 |
145484 |
145418 |
0 |
0 |
T2 |
533577 |
533291 |
0 |
0 |
T3 |
763377 |
762270 |
0 |
0 |
T4 |
7090 |
6997 |
0 |
0 |
T5 |
4333 |
4295 |
0 |
0 |
T6 |
3729 |
3608 |
0 |
0 |
T17 |
5944 |
5823 |
0 |
0 |
T18 |
2714 |
2661 |
0 |
0 |
T19 |
2925 |
2845 |
0 |
0 |
T20 |
2369 |
2235 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
184087578 |
184087578 |
0 |
0 |
T1 |
72709 |
72709 |
0 |
0 |
T2 |
266912 |
266912 |
0 |
0 |
T3 |
381363 |
381363 |
0 |
0 |
T4 |
4160 |
4160 |
0 |
0 |
T5 |
2258 |
2258 |
0 |
0 |
T6 |
2046 |
2046 |
0 |
0 |
T17 |
2912 |
2912 |
0 |
0 |
T18 |
1331 |
1331 |
0 |
0 |
T19 |
1606 |
1606 |
0 |
0 |
T20 |
1153 |
1153 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
184087578 |
184087578 |
0 |
0 |
T1 |
72709 |
72709 |
0 |
0 |
T2 |
266912 |
266912 |
0 |
0 |
T3 |
381363 |
381363 |
0 |
0 |
T4 |
4160 |
4160 |
0 |
0 |
T5 |
2258 |
2258 |
0 |
0 |
T6 |
2046 |
2046 |
0 |
0 |
T17 |
2912 |
2912 |
0 |
0 |
T18 |
1331 |
1331 |
0 |
0 |
T19 |
1606 |
1606 |
0 |
0 |
T20 |
1153 |
1153 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
92043185 |
92043185 |
0 |
0 |
T1 |
36355 |
36355 |
0 |
0 |
T2 |
133456 |
133456 |
0 |
0 |
T3 |
190680 |
190680 |
0 |
0 |
T4 |
2079 |
2079 |
0 |
0 |
T5 |
1129 |
1129 |
0 |
0 |
T6 |
1023 |
1023 |
0 |
0 |
T17 |
1456 |
1456 |
0 |
0 |
T18 |
665 |
665 |
0 |
0 |
T19 |
802 |
802 |
0 |
0 |
T20 |
576 |
576 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
92043185 |
92043185 |
0 |
0 |
T1 |
36355 |
36355 |
0 |
0 |
T2 |
133456 |
133456 |
0 |
0 |
T3 |
190680 |
190680 |
0 |
0 |
T4 |
2079 |
2079 |
0 |
0 |
T5 |
1129 |
1129 |
0 |
0 |
T6 |
1023 |
1023 |
0 |
0 |
T17 |
1456 |
1456 |
0 |
0 |
T18 |
665 |
665 |
0 |
0 |
T19 |
802 |
802 |
0 |
0 |
T20 |
576 |
576 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
190472253 |
189441267 |
0 |
0 |
T1 |
72745 |
72712 |
0 |
0 |
T2 |
318642 |
318499 |
0 |
0 |
T3 |
393227 |
392674 |
0 |
0 |
T4 |
3545 |
3498 |
0 |
0 |
T5 |
2166 |
2147 |
0 |
0 |
T6 |
1865 |
1805 |
0 |
0 |
T17 |
2972 |
2912 |
0 |
0 |
T18 |
1315 |
1289 |
0 |
0 |
T19 |
1462 |
1422 |
0 |
0 |
T20 |
1184 |
1117 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
190472253 |
189441267 |
0 |
0 |
T1 |
72745 |
72712 |
0 |
0 |
T2 |
318642 |
318499 |
0 |
0 |
T3 |
393227 |
392674 |
0 |
0 |
T4 |
3545 |
3498 |
0 |
0 |
T5 |
2166 |
2147 |
0 |
0 |
T6 |
1865 |
1805 |
0 |
0 |
T17 |
2972 |
2912 |
0 |
0 |
T18 |
1315 |
1289 |
0 |
0 |
T19 |
1462 |
1422 |
0 |
0 |
T20 |
1184 |
1117 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
161541455 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
162197 |
162055 |
0 |
0 |
T3 |
703242 |
701610 |
0 |
0 |
T4 |
1846 |
1811 |
0 |
0 |
T5 |
767 |
750 |
0 |
0 |
T6 |
1865 |
1770 |
0 |
0 |
T17 |
1485 |
1445 |
0 |
0 |
T18 |
1513 |
1460 |
0 |
0 |
T19 |
2925 |
2735 |
0 |
0 |
T20 |
1233 |
1099 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
161534449 |
0 |
2409 |
T1 |
151550 |
151449 |
0 |
3 |
T2 |
162197 |
162043 |
0 |
3 |
T3 |
703242 |
701577 |
0 |
3 |
T4 |
1846 |
1808 |
0 |
3 |
T5 |
767 |
747 |
0 |
3 |
T6 |
1865 |
1767 |
0 |
3 |
T17 |
1485 |
1442 |
0 |
3 |
T18 |
1513 |
1457 |
0 |
3 |
T19 |
2925 |
2732 |
0 |
3 |
T20 |
1233 |
1096 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
161541455 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
162197 |
162055 |
0 |
0 |
T3 |
703242 |
701610 |
0 |
0 |
T4 |
1846 |
1811 |
0 |
0 |
T5 |
767 |
750 |
0 |
0 |
T6 |
1865 |
1770 |
0 |
0 |
T17 |
1485 |
1445 |
0 |
0 |
T18 |
1513 |
1460 |
0 |
0 |
T19 |
2925 |
2735 |
0 |
0 |
T20 |
1233 |
1099 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
161534449 |
0 |
2409 |
T1 |
151550 |
151449 |
0 |
3 |
T2 |
162197 |
162043 |
0 |
3 |
T3 |
703242 |
701577 |
0 |
3 |
T4 |
1846 |
1808 |
0 |
3 |
T5 |
767 |
747 |
0 |
3 |
T6 |
1865 |
1767 |
0 |
3 |
T17 |
1485 |
1442 |
0 |
3 |
T18 |
1513 |
1457 |
0 |
3 |
T19 |
2925 |
2732 |
0 |
3 |
T20 |
1233 |
1096 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
161541455 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
162197 |
162055 |
0 |
0 |
T3 |
703242 |
701610 |
0 |
0 |
T4 |
1846 |
1811 |
0 |
0 |
T5 |
767 |
750 |
0 |
0 |
T6 |
1865 |
1770 |
0 |
0 |
T17 |
1485 |
1445 |
0 |
0 |
T18 |
1513 |
1460 |
0 |
0 |
T19 |
2925 |
2735 |
0 |
0 |
T20 |
1233 |
1099 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
161534449 |
0 |
2409 |
T1 |
151550 |
151449 |
0 |
3 |
T2 |
162197 |
162043 |
0 |
3 |
T3 |
703242 |
701577 |
0 |
3 |
T4 |
1846 |
1808 |
0 |
3 |
T5 |
767 |
747 |
0 |
3 |
T6 |
1865 |
1767 |
0 |
3 |
T17 |
1485 |
1442 |
0 |
3 |
T18 |
1513 |
1457 |
0 |
3 |
T19 |
2925 |
2732 |
0 |
3 |
T20 |
1233 |
1096 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
161541455 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
162197 |
162055 |
0 |
0 |
T3 |
703242 |
701610 |
0 |
0 |
T4 |
1846 |
1811 |
0 |
0 |
T5 |
767 |
750 |
0 |
0 |
T6 |
1865 |
1770 |
0 |
0 |
T17 |
1485 |
1445 |
0 |
0 |
T18 |
1513 |
1460 |
0 |
0 |
T19 |
2925 |
2735 |
0 |
0 |
T20 |
1233 |
1099 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
161534449 |
0 |
2409 |
T1 |
151550 |
151449 |
0 |
3 |
T2 |
162197 |
162043 |
0 |
3 |
T3 |
703242 |
701577 |
0 |
3 |
T4 |
1846 |
1808 |
0 |
3 |
T5 |
767 |
747 |
0 |
3 |
T6 |
1865 |
1767 |
0 |
3 |
T17 |
1485 |
1442 |
0 |
3 |
T18 |
1513 |
1457 |
0 |
3 |
T19 |
2925 |
2732 |
0 |
3 |
T20 |
1233 |
1096 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
161541455 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
162197 |
162055 |
0 |
0 |
T3 |
703242 |
701610 |
0 |
0 |
T4 |
1846 |
1811 |
0 |
0 |
T5 |
767 |
750 |
0 |
0 |
T6 |
1865 |
1770 |
0 |
0 |
T17 |
1485 |
1445 |
0 |
0 |
T18 |
1513 |
1460 |
0 |
0 |
T19 |
2925 |
2735 |
0 |
0 |
T20 |
1233 |
1099 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
161534449 |
0 |
2409 |
T1 |
151550 |
151449 |
0 |
3 |
T2 |
162197 |
162043 |
0 |
3 |
T3 |
703242 |
701577 |
0 |
3 |
T4 |
1846 |
1808 |
0 |
3 |
T5 |
767 |
747 |
0 |
3 |
T6 |
1865 |
1767 |
0 |
3 |
T17 |
1485 |
1442 |
0 |
3 |
T18 |
1513 |
1457 |
0 |
3 |
T19 |
2925 |
2732 |
0 |
3 |
T20 |
1233 |
1096 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
161541455 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
162197 |
162055 |
0 |
0 |
T3 |
703242 |
701610 |
0 |
0 |
T4 |
1846 |
1811 |
0 |
0 |
T5 |
767 |
750 |
0 |
0 |
T6 |
1865 |
1770 |
0 |
0 |
T17 |
1485 |
1445 |
0 |
0 |
T18 |
1513 |
1460 |
0 |
0 |
T19 |
2925 |
2735 |
0 |
0 |
T20 |
1233 |
1099 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
161534449 |
0 |
2409 |
T1 |
151550 |
151449 |
0 |
3 |
T2 |
162197 |
162043 |
0 |
3 |
T3 |
703242 |
701577 |
0 |
3 |
T4 |
1846 |
1808 |
0 |
3 |
T5 |
767 |
747 |
0 |
3 |
T6 |
1865 |
1767 |
0 |
3 |
T17 |
1485 |
1442 |
0 |
3 |
T18 |
1513 |
1457 |
0 |
3 |
T19 |
2925 |
2732 |
0 |
3 |
T20 |
1233 |
1096 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
161541455 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
162197 |
162055 |
0 |
0 |
T3 |
703242 |
701610 |
0 |
0 |
T4 |
1846 |
1811 |
0 |
0 |
T5 |
767 |
750 |
0 |
0 |
T6 |
1865 |
1770 |
0 |
0 |
T17 |
1485 |
1445 |
0 |
0 |
T18 |
1513 |
1460 |
0 |
0 |
T19 |
2925 |
2735 |
0 |
0 |
T20 |
1233 |
1099 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
161541455 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
162197 |
162055 |
0 |
0 |
T3 |
703242 |
701610 |
0 |
0 |
T4 |
1846 |
1811 |
0 |
0 |
T5 |
767 |
750 |
0 |
0 |
T6 |
1865 |
1770 |
0 |
0 |
T17 |
1485 |
1445 |
0 |
0 |
T18 |
1513 |
1460 |
0 |
0 |
T19 |
2925 |
2735 |
0 |
0 |
T20 |
1233 |
1099 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
161541455 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
162197 |
162055 |
0 |
0 |
T3 |
703242 |
701610 |
0 |
0 |
T4 |
1846 |
1811 |
0 |
0 |
T5 |
767 |
750 |
0 |
0 |
T6 |
1865 |
1770 |
0 |
0 |
T17 |
1485 |
1445 |
0 |
0 |
T18 |
1513 |
1460 |
0 |
0 |
T19 |
2925 |
2735 |
0 |
0 |
T20 |
1233 |
1099 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
161541455 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
162197 |
162055 |
0 |
0 |
T3 |
703242 |
701610 |
0 |
0 |
T4 |
1846 |
1811 |
0 |
0 |
T5 |
767 |
750 |
0 |
0 |
T6 |
1865 |
1770 |
0 |
0 |
T17 |
1485 |
1445 |
0 |
0 |
T18 |
1513 |
1460 |
0 |
0 |
T19 |
2925 |
2735 |
0 |
0 |
T20 |
1233 |
1099 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
161541455 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
162197 |
162055 |
0 |
0 |
T3 |
703242 |
701610 |
0 |
0 |
T4 |
1846 |
1811 |
0 |
0 |
T5 |
767 |
750 |
0 |
0 |
T6 |
1865 |
1770 |
0 |
0 |
T17 |
1485 |
1445 |
0 |
0 |
T18 |
1513 |
1460 |
0 |
0 |
T19 |
2925 |
2735 |
0 |
0 |
T20 |
1233 |
1099 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
161541455 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
162197 |
162055 |
0 |
0 |
T3 |
703242 |
701610 |
0 |
0 |
T4 |
1846 |
1811 |
0 |
0 |
T5 |
767 |
750 |
0 |
0 |
T6 |
1865 |
1770 |
0 |
0 |
T17 |
1485 |
1445 |
0 |
0 |
T18 |
1513 |
1460 |
0 |
0 |
T19 |
2925 |
2735 |
0 |
0 |
T20 |
1233 |
1099 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
161541455 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
162197 |
162055 |
0 |
0 |
T3 |
703242 |
701610 |
0 |
0 |
T4 |
1846 |
1811 |
0 |
0 |
T5 |
767 |
750 |
0 |
0 |
T6 |
1865 |
1770 |
0 |
0 |
T17 |
1485 |
1445 |
0 |
0 |
T18 |
1513 |
1460 |
0 |
0 |
T19 |
2925 |
2735 |
0 |
0 |
T20 |
1233 |
1099 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164159694 |
161541455 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
162197 |
162055 |
0 |
0 |
T3 |
703242 |
701610 |
0 |
0 |
T4 |
1846 |
1811 |
0 |
0 |
T5 |
767 |
750 |
0 |
0 |
T6 |
1865 |
1770 |
0 |
0 |
T17 |
1485 |
1445 |
0 |
0 |
T18 |
1513 |
1460 |
0 |
0 |
T19 |
2925 |
2735 |
0 |
0 |
T20 |
1233 |
1099 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396433898 |
392120520 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
627829 |
627229 |
0 |
0 |
T3 |
807210 |
805258 |
0 |
0 |
T4 |
7386 |
7246 |
0 |
0 |
T5 |
4515 |
4417 |
0 |
0 |
T6 |
3884 |
3687 |
0 |
0 |
T17 |
6192 |
6023 |
0 |
0 |
T18 |
2779 |
2667 |
0 |
0 |
T19 |
3047 |
2850 |
0 |
0 |
T20 |
2468 |
2199 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396433898 |
392113635 |
0 |
2409 |
T1 |
151550 |
151449 |
0 |
3 |
T2 |
627829 |
627217 |
0 |
3 |
T3 |
807210 |
805225 |
0 |
3 |
T4 |
7386 |
7243 |
0 |
3 |
T5 |
4515 |
4414 |
0 |
3 |
T6 |
3884 |
3684 |
0 |
3 |
T17 |
6192 |
6020 |
0 |
3 |
T18 |
2779 |
2664 |
0 |
3 |
T19 |
3047 |
2847 |
0 |
3 |
T20 |
2468 |
2196 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396433898 |
30508 |
0 |
0 |
T1 |
151550 |
1 |
0 |
0 |
T2 |
627829 |
91 |
0 |
0 |
T3 |
807210 |
99 |
0 |
0 |
T4 |
7386 |
18 |
0 |
0 |
T5 |
4515 |
1 |
0 |
0 |
T6 |
3884 |
15 |
0 |
0 |
T17 |
6192 |
3 |
0 |
0 |
T18 |
2779 |
8 |
0 |
0 |
T19 |
3047 |
15 |
0 |
0 |
T20 |
2468 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396433898 |
392120520 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
627829 |
627229 |
0 |
0 |
T3 |
807210 |
805258 |
0 |
0 |
T4 |
7386 |
7246 |
0 |
0 |
T5 |
4515 |
4417 |
0 |
0 |
T6 |
3884 |
3687 |
0 |
0 |
T17 |
6192 |
6023 |
0 |
0 |
T18 |
2779 |
2667 |
0 |
0 |
T19 |
3047 |
2850 |
0 |
0 |
T20 |
2468 |
2199 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396433898 |
392120520 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
627829 |
627229 |
0 |
0 |
T3 |
807210 |
805258 |
0 |
0 |
T4 |
7386 |
7246 |
0 |
0 |
T5 |
4515 |
4417 |
0 |
0 |
T6 |
3884 |
3687 |
0 |
0 |
T17 |
6192 |
6023 |
0 |
0 |
T18 |
2779 |
2667 |
0 |
0 |
T19 |
3047 |
2850 |
0 |
0 |
T20 |
2468 |
2199 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396433898 |
392120520 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
627829 |
627229 |
0 |
0 |
T3 |
807210 |
805258 |
0 |
0 |
T4 |
7386 |
7246 |
0 |
0 |
T5 |
4515 |
4417 |
0 |
0 |
T6 |
3884 |
3687 |
0 |
0 |
T17 |
6192 |
6023 |
0 |
0 |
T18 |
2779 |
2667 |
0 |
0 |
T19 |
3047 |
2850 |
0 |
0 |
T20 |
2468 |
2199 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396433898 |
392113635 |
0 |
2409 |
T1 |
151550 |
151449 |
0 |
3 |
T2 |
627829 |
627217 |
0 |
3 |
T3 |
807210 |
805225 |
0 |
3 |
T4 |
7386 |
7243 |
0 |
3 |
T5 |
4515 |
4414 |
0 |
3 |
T6 |
3884 |
3684 |
0 |
3 |
T17 |
6192 |
6020 |
0 |
3 |
T18 |
2779 |
2664 |
0 |
3 |
T19 |
3047 |
2847 |
0 |
3 |
T20 |
2468 |
2196 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396433898 |
30713 |
0 |
0 |
T1 |
151550 |
1 |
0 |
0 |
T2 |
627829 |
70 |
0 |
0 |
T3 |
807210 |
133 |
0 |
0 |
T4 |
7386 |
12 |
0 |
0 |
T5 |
4515 |
1 |
0 |
0 |
T6 |
3884 |
9 |
0 |
0 |
T17 |
6192 |
3 |
0 |
0 |
T18 |
2779 |
16 |
0 |
0 |
T19 |
3047 |
13 |
0 |
0 |
T20 |
2468 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396433898 |
392120520 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
627829 |
627229 |
0 |
0 |
T3 |
807210 |
805258 |
0 |
0 |
T4 |
7386 |
7246 |
0 |
0 |
T5 |
4515 |
4417 |
0 |
0 |
T6 |
3884 |
3687 |
0 |
0 |
T17 |
6192 |
6023 |
0 |
0 |
T18 |
2779 |
2667 |
0 |
0 |
T19 |
3047 |
2850 |
0 |
0 |
T20 |
2468 |
2199 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396433898 |
392120520 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
627829 |
627229 |
0 |
0 |
T3 |
807210 |
805258 |
0 |
0 |
T4 |
7386 |
7246 |
0 |
0 |
T5 |
4515 |
4417 |
0 |
0 |
T6 |
3884 |
3687 |
0 |
0 |
T17 |
6192 |
6023 |
0 |
0 |
T18 |
2779 |
2667 |
0 |
0 |
T19 |
3047 |
2850 |
0 |
0 |
T20 |
2468 |
2199 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396433898 |
392120520 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
627829 |
627229 |
0 |
0 |
T3 |
807210 |
805258 |
0 |
0 |
T4 |
7386 |
7246 |
0 |
0 |
T5 |
4515 |
4417 |
0 |
0 |
T6 |
3884 |
3687 |
0 |
0 |
T17 |
6192 |
6023 |
0 |
0 |
T18 |
2779 |
2667 |
0 |
0 |
T19 |
3047 |
2850 |
0 |
0 |
T20 |
2468 |
2199 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396433898 |
392113635 |
0 |
2409 |
T1 |
151550 |
151449 |
0 |
3 |
T2 |
627829 |
627217 |
0 |
3 |
T3 |
807210 |
805225 |
0 |
3 |
T4 |
7386 |
7243 |
0 |
3 |
T5 |
4515 |
4414 |
0 |
3 |
T6 |
3884 |
3684 |
0 |
3 |
T17 |
6192 |
6020 |
0 |
3 |
T18 |
2779 |
2664 |
0 |
3 |
T19 |
3047 |
2847 |
0 |
3 |
T20 |
2468 |
2196 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396433898 |
30346 |
0 |
0 |
T1 |
151550 |
1 |
0 |
0 |
T2 |
627829 |
57 |
0 |
0 |
T3 |
807210 |
117 |
0 |
0 |
T4 |
7386 |
13 |
0 |
0 |
T5 |
4515 |
5 |
0 |
0 |
T6 |
3884 |
9 |
0 |
0 |
T17 |
6192 |
3 |
0 |
0 |
T18 |
2779 |
12 |
0 |
0 |
T19 |
3047 |
24 |
0 |
0 |
T20 |
2468 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396433898 |
392120520 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
627829 |
627229 |
0 |
0 |
T3 |
807210 |
805258 |
0 |
0 |
T4 |
7386 |
7246 |
0 |
0 |
T5 |
4515 |
4417 |
0 |
0 |
T6 |
3884 |
3687 |
0 |
0 |
T17 |
6192 |
6023 |
0 |
0 |
T18 |
2779 |
2667 |
0 |
0 |
T19 |
3047 |
2850 |
0 |
0 |
T20 |
2468 |
2199 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396433898 |
392120520 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
627829 |
627229 |
0 |
0 |
T3 |
807210 |
805258 |
0 |
0 |
T4 |
7386 |
7246 |
0 |
0 |
T5 |
4515 |
4417 |
0 |
0 |
T6 |
3884 |
3687 |
0 |
0 |
T17 |
6192 |
6023 |
0 |
0 |
T18 |
2779 |
2667 |
0 |
0 |
T19 |
3047 |
2850 |
0 |
0 |
T20 |
2468 |
2199 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396433898 |
392120520 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
627829 |
627229 |
0 |
0 |
T3 |
807210 |
805258 |
0 |
0 |
T4 |
7386 |
7246 |
0 |
0 |
T5 |
4515 |
4417 |
0 |
0 |
T6 |
3884 |
3687 |
0 |
0 |
T17 |
6192 |
6023 |
0 |
0 |
T18 |
2779 |
2667 |
0 |
0 |
T19 |
3047 |
2850 |
0 |
0 |
T20 |
2468 |
2199 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396433898 |
392113635 |
0 |
2409 |
T1 |
151550 |
151449 |
0 |
3 |
T2 |
627829 |
627217 |
0 |
3 |
T3 |
807210 |
805225 |
0 |
3 |
T4 |
7386 |
7243 |
0 |
3 |
T5 |
4515 |
4414 |
0 |
3 |
T6 |
3884 |
3684 |
0 |
3 |
T17 |
6192 |
6020 |
0 |
3 |
T18 |
2779 |
2664 |
0 |
3 |
T19 |
3047 |
2847 |
0 |
3 |
T20 |
2468 |
2196 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396433898 |
30533 |
0 |
0 |
T1 |
151550 |
1 |
0 |
0 |
T2 |
627829 |
78 |
0 |
0 |
T3 |
807210 |
123 |
0 |
0 |
T4 |
7386 |
13 |
0 |
0 |
T5 |
4515 |
5 |
0 |
0 |
T6 |
3884 |
13 |
0 |
0 |
T17 |
6192 |
3 |
0 |
0 |
T18 |
2779 |
16 |
0 |
0 |
T19 |
3047 |
17 |
0 |
0 |
T20 |
2468 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396433898 |
392120520 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
627829 |
627229 |
0 |
0 |
T3 |
807210 |
805258 |
0 |
0 |
T4 |
7386 |
7246 |
0 |
0 |
T5 |
4515 |
4417 |
0 |
0 |
T6 |
3884 |
3687 |
0 |
0 |
T17 |
6192 |
6023 |
0 |
0 |
T18 |
2779 |
2667 |
0 |
0 |
T19 |
3047 |
2850 |
0 |
0 |
T20 |
2468 |
2199 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396433898 |
392120520 |
0 |
0 |
T1 |
151550 |
151452 |
0 |
0 |
T2 |
627829 |
627229 |
0 |
0 |
T3 |
807210 |
805258 |
0 |
0 |
T4 |
7386 |
7246 |
0 |
0 |
T5 |
4515 |
4417 |
0 |
0 |
T6 |
3884 |
3687 |
0 |
0 |
T17 |
6192 |
6023 |
0 |
0 |
T18 |
2779 |
2667 |
0 |
0 |
T19 |
3047 |
2850 |
0 |
0 |
T20 |
2468 |
2199 |
0 |
0 |