Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T5,T6 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
459973921 |
459971512 |
0 |
0 |
selKnown1 |
1109205255 |
1109202846 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
459973921 |
459971512 |
0 |
0 |
T1 |
181773 |
181770 |
0 |
0 |
T2 |
667014 |
667011 |
0 |
0 |
T3 |
953181 |
953178 |
0 |
0 |
T4 |
9738 |
9735 |
0 |
0 |
T5 |
5535 |
5532 |
0 |
0 |
T6 |
4873 |
4870 |
0 |
0 |
T17 |
7280 |
7277 |
0 |
0 |
T18 |
3327 |
3324 |
0 |
0 |
T19 |
3831 |
3828 |
0 |
0 |
T20 |
2847 |
2844 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1109205255 |
1109202846 |
0 |
0 |
T1 |
436452 |
436449 |
0 |
0 |
T2 |
1600731 |
1600728 |
0 |
0 |
T3 |
2290131 |
2290128 |
0 |
0 |
T4 |
21270 |
21267 |
0 |
0 |
T5 |
12999 |
12996 |
0 |
0 |
T6 |
11187 |
11184 |
0 |
0 |
T17 |
17832 |
17829 |
0 |
0 |
T18 |
8142 |
8139 |
0 |
0 |
T19 |
8775 |
8772 |
0 |
0 |
T20 |
7107 |
7104 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
184087578 |
184086775 |
0 |
0 |
selKnown1 |
369735085 |
369734282 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
184087578 |
184086775 |
0 |
0 |
T1 |
72709 |
72708 |
0 |
0 |
T2 |
266912 |
266911 |
0 |
0 |
T3 |
381363 |
381362 |
0 |
0 |
T4 |
4160 |
4159 |
0 |
0 |
T5 |
2258 |
2257 |
0 |
0 |
T6 |
2046 |
2045 |
0 |
0 |
T17 |
2912 |
2911 |
0 |
0 |
T18 |
1331 |
1330 |
0 |
0 |
T19 |
1606 |
1605 |
0 |
0 |
T20 |
1153 |
1152 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
369735085 |
369734282 |
0 |
0 |
T1 |
145484 |
145483 |
0 |
0 |
T2 |
533577 |
533576 |
0 |
0 |
T3 |
763377 |
763376 |
0 |
0 |
T4 |
7090 |
7089 |
0 |
0 |
T5 |
4333 |
4332 |
0 |
0 |
T6 |
3729 |
3728 |
0 |
0 |
T17 |
5944 |
5943 |
0 |
0 |
T18 |
2714 |
2713 |
0 |
0 |
T19 |
2925 |
2924 |
0 |
0 |
T20 |
2369 |
2368 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.gen_div2.u_step_down_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.gen_div2.u_step_down_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.gen_div2.u_step_down_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
183843158 |
183842355 |
0 |
0 |
selKnown1 |
369735085 |
369734282 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
183843158 |
183842355 |
0 |
0 |
T1 |
72709 |
72708 |
0 |
0 |
T2 |
266646 |
266645 |
0 |
0 |
T3 |
381138 |
381137 |
0 |
0 |
T4 |
3499 |
3498 |
0 |
0 |
T5 |
2148 |
2147 |
0 |
0 |
T6 |
1804 |
1803 |
0 |
0 |
T17 |
2912 |
2911 |
0 |
0 |
T18 |
1331 |
1330 |
0 |
0 |
T19 |
1423 |
1422 |
0 |
0 |
T20 |
1118 |
1117 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
369735085 |
369734282 |
0 |
0 |
T1 |
145484 |
145483 |
0 |
0 |
T2 |
533577 |
533576 |
0 |
0 |
T3 |
763377 |
763376 |
0 |
0 |
T4 |
7090 |
7089 |
0 |
0 |
T5 |
4333 |
4332 |
0 |
0 |
T6 |
3729 |
3728 |
0 |
0 |
T17 |
5944 |
5943 |
0 |
0 |
T18 |
2714 |
2713 |
0 |
0 |
T19 |
2925 |
2924 |
0 |
0 |
T20 |
2369 |
2368 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_no_scan_io_div4_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_no_scan_io_div4_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_no_scan_io_div4_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
92043185 |
92042382 |
0 |
0 |
selKnown1 |
369735085 |
369734282 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
92043185 |
92042382 |
0 |
0 |
T1 |
36355 |
36354 |
0 |
0 |
T2 |
133456 |
133455 |
0 |
0 |
T3 |
190680 |
190679 |
0 |
0 |
T4 |
2079 |
2078 |
0 |
0 |
T5 |
1129 |
1128 |
0 |
0 |
T6 |
1023 |
1022 |
0 |
0 |
T17 |
1456 |
1455 |
0 |
0 |
T18 |
665 |
664 |
0 |
0 |
T19 |
802 |
801 |
0 |
0 |
T20 |
576 |
575 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
369735085 |
369734282 |
0 |
0 |
T1 |
145484 |
145483 |
0 |
0 |
T2 |
533577 |
533576 |
0 |
0 |
T3 |
763377 |
763376 |
0 |
0 |
T4 |
7090 |
7089 |
0 |
0 |
T5 |
4333 |
4332 |
0 |
0 |
T6 |
3729 |
3728 |
0 |
0 |
T17 |
5944 |
5943 |
0 |
0 |
T18 |
2714 |
2713 |
0 |
0 |
T19 |
2925 |
2924 |
0 |
0 |
T20 |
2369 |
2368 |
0 |
0 |