Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
917537 |
0 |
0 |
T1 |
703066 |
342 |
0 |
0 |
T2 |
2257795 |
2192 |
0 |
0 |
T3 |
3608598 |
2626 |
0 |
0 |
T10 |
0 |
4183 |
0 |
0 |
T11 |
0 |
4688 |
0 |
0 |
T12 |
0 |
1936 |
0 |
0 |
T13 |
0 |
308 |
0 |
0 |
T17 |
23813 |
0 |
0 |
0 |
T18 |
11664 |
0 |
0 |
0 |
T19 |
14517 |
0 |
0 |
0 |
T20 |
10105 |
0 |
0 |
0 |
T21 |
15855 |
0 |
0 |
0 |
T22 |
39423 |
20 |
0 |
0 |
T23 |
75411 |
0 |
0 |
0 |
T24 |
0 |
160 |
0 |
0 |
T25 |
0 |
131 |
0 |
0 |
T28 |
0 |
34 |
0 |
0 |
T29 |
0 |
466 |
0 |
0 |
T63 |
13580 |
3 |
0 |
0 |
T65 |
12044 |
1 |
0 |
0 |
T67 |
12926 |
1 |
0 |
0 |
T68 |
18454 |
4 |
0 |
0 |
T69 |
21282 |
3 |
0 |
0 |
T70 |
20536 |
3 |
0 |
0 |
T90 |
12610 |
1 |
0 |
0 |
T125 |
11298 |
2 |
0 |
0 |
T126 |
7967 |
1 |
0 |
0 |
T127 |
6304 |
0 |
0 |
0 |
T128 |
26778 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
912863 |
0 |
0 |
T1 |
377057 |
342 |
0 |
0 |
T2 |
602014 |
2192 |
0 |
0 |
T3 |
1799727 |
2626 |
0 |
0 |
T10 |
0 |
4183 |
0 |
0 |
T11 |
0 |
4691 |
0 |
0 |
T12 |
0 |
1936 |
0 |
0 |
T13 |
0 |
308 |
0 |
0 |
T17 |
7614 |
0 |
0 |
0 |
T18 |
5237 |
0 |
0 |
0 |
T19 |
8308 |
0 |
0 |
0 |
T20 |
4311 |
0 |
0 |
0 |
T21 |
6660 |
0 |
0 |
0 |
T22 |
12546 |
20 |
0 |
0 |
T23 |
18051 |
0 |
0 |
0 |
T24 |
0 |
160 |
0 |
0 |
T25 |
0 |
131 |
0 |
0 |
T28 |
0 |
34 |
0 |
0 |
T29 |
0 |
466 |
0 |
0 |
T63 |
11520 |
3 |
0 |
0 |
T65 |
21272 |
1 |
0 |
0 |
T67 |
5324 |
1 |
0 |
0 |
T68 |
7534 |
4 |
0 |
0 |
T69 |
39416 |
3 |
0 |
0 |
T70 |
8794 |
3 |
0 |
0 |
T90 |
23766 |
1 |
0 |
0 |
T125 |
4393 |
2 |
0 |
0 |
T126 |
31420 |
1 |
0 |
0 |
T127 |
7735 |
0 |
0 |
0 |
T128 |
11990 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
372478635 |
24274 |
0 |
0 |
T1 |
145484 |
26 |
0 |
0 |
T2 |
533577 |
108 |
0 |
0 |
T3 |
763377 |
138 |
0 |
0 |
T10 |
0 |
215 |
0 |
0 |
T11 |
0 |
280 |
0 |
0 |
T17 |
5944 |
0 |
0 |
0 |
T18 |
2714 |
0 |
0 |
0 |
T19 |
2925 |
0 |
0 |
0 |
T20 |
2369 |
0 |
0 |
0 |
T21 |
3552 |
0 |
0 |
0 |
T22 |
11677 |
4 |
0 |
0 |
T23 |
18911 |
0 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165096631 |
24274 |
0 |
0 |
T1 |
151550 |
26 |
0 |
0 |
T2 |
162197 |
108 |
0 |
0 |
T3 |
703242 |
138 |
0 |
0 |
T10 |
0 |
215 |
0 |
0 |
T11 |
0 |
280 |
0 |
0 |
T17 |
1485 |
0 |
0 |
0 |
T18 |
1513 |
0 |
0 |
0 |
T19 |
2925 |
0 |
0 |
0 |
T20 |
1233 |
0 |
0 |
0 |
T21 |
1849 |
0 |
0 |
0 |
T22 |
4621 |
4 |
0 |
0 |
T23 |
1181 |
0 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
372478635 |
30126 |
0 |
0 |
T1 |
145484 |
26 |
0 |
0 |
T2 |
533577 |
108 |
0 |
0 |
T3 |
763377 |
138 |
0 |
0 |
T10 |
0 |
220 |
0 |
0 |
T11 |
0 |
291 |
0 |
0 |
T17 |
5944 |
0 |
0 |
0 |
T18 |
2714 |
0 |
0 |
0 |
T19 |
2925 |
0 |
0 |
0 |
T20 |
2369 |
0 |
0 |
0 |
T21 |
3552 |
0 |
0 |
0 |
T22 |
11677 |
8 |
0 |
0 |
T23 |
18911 |
0 |
0 |
0 |
T24 |
0 |
64 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165096631 |
30144 |
0 |
0 |
T1 |
151550 |
26 |
0 |
0 |
T2 |
162197 |
108 |
0 |
0 |
T3 |
703242 |
138 |
0 |
0 |
T10 |
0 |
220 |
0 |
0 |
T11 |
0 |
291 |
0 |
0 |
T17 |
1485 |
0 |
0 |
0 |
T18 |
1513 |
0 |
0 |
0 |
T19 |
2925 |
0 |
0 |
0 |
T20 |
1233 |
0 |
0 |
0 |
T21 |
1849 |
0 |
0 |
0 |
T22 |
4621 |
8 |
0 |
0 |
T23 |
1181 |
0 |
0 |
0 |
T24 |
0 |
64 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165096631 |
30119 |
0 |
0 |
T1 |
151550 |
26 |
0 |
0 |
T2 |
162197 |
108 |
0 |
0 |
T3 |
703242 |
138 |
0 |
0 |
T10 |
0 |
220 |
0 |
0 |
T11 |
0 |
291 |
0 |
0 |
T17 |
1485 |
0 |
0 |
0 |
T18 |
1513 |
0 |
0 |
0 |
T19 |
2925 |
0 |
0 |
0 |
T20 |
1233 |
0 |
0 |
0 |
T21 |
1849 |
0 |
0 |
0 |
T22 |
4621 |
8 |
0 |
0 |
T23 |
1181 |
0 |
0 |
0 |
T24 |
0 |
64 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
372478635 |
30131 |
0 |
0 |
T1 |
145484 |
26 |
0 |
0 |
T2 |
533577 |
108 |
0 |
0 |
T3 |
763377 |
138 |
0 |
0 |
T10 |
0 |
220 |
0 |
0 |
T11 |
0 |
291 |
0 |
0 |
T17 |
5944 |
0 |
0 |
0 |
T18 |
2714 |
0 |
0 |
0 |
T19 |
2925 |
0 |
0 |
0 |
T20 |
2369 |
0 |
0 |
0 |
T21 |
3552 |
0 |
0 |
0 |
T22 |
11677 |
8 |
0 |
0 |
T23 |
18911 |
0 |
0 |
0 |
T24 |
0 |
64 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
185410598 |
24274 |
0 |
0 |
T1 |
72709 |
26 |
0 |
0 |
T2 |
266912 |
108 |
0 |
0 |
T3 |
381363 |
138 |
0 |
0 |
T10 |
0 |
215 |
0 |
0 |
T11 |
0 |
280 |
0 |
0 |
T17 |
2912 |
0 |
0 |
0 |
T18 |
1331 |
0 |
0 |
0 |
T19 |
1606 |
0 |
0 |
0 |
T20 |
1153 |
0 |
0 |
0 |
T21 |
1930 |
0 |
0 |
0 |
T22 |
3132 |
4 |
0 |
0 |
T23 |
10177 |
0 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165096631 |
24274 |
0 |
0 |
T1 |
151550 |
26 |
0 |
0 |
T2 |
162197 |
108 |
0 |
0 |
T3 |
703242 |
138 |
0 |
0 |
T10 |
0 |
215 |
0 |
0 |
T11 |
0 |
280 |
0 |
0 |
T17 |
1485 |
0 |
0 |
0 |
T18 |
1513 |
0 |
0 |
0 |
T19 |
2925 |
0 |
0 |
0 |
T20 |
1233 |
0 |
0 |
0 |
T21 |
1849 |
0 |
0 |
0 |
T22 |
4621 |
4 |
0 |
0 |
T23 |
1181 |
0 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
185410598 |
30070 |
0 |
0 |
T1 |
72709 |
26 |
0 |
0 |
T2 |
266912 |
108 |
0 |
0 |
T3 |
381363 |
138 |
0 |
0 |
T10 |
0 |
220 |
0 |
0 |
T11 |
0 |
291 |
0 |
0 |
T17 |
2912 |
0 |
0 |
0 |
T18 |
1331 |
0 |
0 |
0 |
T19 |
1606 |
0 |
0 |
0 |
T20 |
1153 |
0 |
0 |
0 |
T21 |
1930 |
0 |
0 |
0 |
T22 |
3132 |
8 |
0 |
0 |
T23 |
10177 |
0 |
0 |
0 |
T24 |
0 |
64 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165096631 |
30097 |
0 |
0 |
T1 |
151550 |
26 |
0 |
0 |
T2 |
162197 |
108 |
0 |
0 |
T3 |
703242 |
138 |
0 |
0 |
T10 |
0 |
220 |
0 |
0 |
T11 |
0 |
291 |
0 |
0 |
T17 |
1485 |
0 |
0 |
0 |
T18 |
1513 |
0 |
0 |
0 |
T19 |
2925 |
0 |
0 |
0 |
T20 |
1233 |
0 |
0 |
0 |
T21 |
1849 |
0 |
0 |
0 |
T22 |
4621 |
8 |
0 |
0 |
T23 |
1181 |
0 |
0 |
0 |
T24 |
0 |
64 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165096631 |
30063 |
0 |
0 |
T1 |
151550 |
26 |
0 |
0 |
T2 |
162197 |
108 |
0 |
0 |
T3 |
703242 |
138 |
0 |
0 |
T10 |
0 |
220 |
0 |
0 |
T11 |
0 |
291 |
0 |
0 |
T17 |
1485 |
0 |
0 |
0 |
T18 |
1513 |
0 |
0 |
0 |
T19 |
2925 |
0 |
0 |
0 |
T20 |
1233 |
0 |
0 |
0 |
T21 |
1849 |
0 |
0 |
0 |
T22 |
4621 |
8 |
0 |
0 |
T23 |
1181 |
0 |
0 |
0 |
T24 |
0 |
64 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
185410598 |
30072 |
0 |
0 |
T1 |
72709 |
26 |
0 |
0 |
T2 |
266912 |
108 |
0 |
0 |
T3 |
381363 |
138 |
0 |
0 |
T10 |
0 |
220 |
0 |
0 |
T11 |
0 |
291 |
0 |
0 |
T17 |
2912 |
0 |
0 |
0 |
T18 |
1331 |
0 |
0 |
0 |
T19 |
1606 |
0 |
0 |
0 |
T20 |
1153 |
0 |
0 |
0 |
T21 |
1930 |
0 |
0 |
0 |
T22 |
3132 |
8 |
0 |
0 |
T23 |
10177 |
0 |
0 |
0 |
T24 |
0 |
64 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
92704686 |
24274 |
0 |
0 |
T1 |
36355 |
26 |
0 |
0 |
T2 |
133456 |
108 |
0 |
0 |
T3 |
190680 |
138 |
0 |
0 |
T10 |
0 |
215 |
0 |
0 |
T11 |
0 |
280 |
0 |
0 |
T17 |
1456 |
0 |
0 |
0 |
T18 |
665 |
0 |
0 |
0 |
T19 |
802 |
0 |
0 |
0 |
T20 |
576 |
0 |
0 |
0 |
T21 |
964 |
0 |
0 |
0 |
T22 |
1566 |
4 |
0 |
0 |
T23 |
5088 |
0 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165096631 |
24274 |
0 |
0 |
T1 |
151550 |
26 |
0 |
0 |
T2 |
162197 |
108 |
0 |
0 |
T3 |
703242 |
138 |
0 |
0 |
T10 |
0 |
215 |
0 |
0 |
T11 |
0 |
280 |
0 |
0 |
T17 |
1485 |
0 |
0 |
0 |
T18 |
1513 |
0 |
0 |
0 |
T19 |
2925 |
0 |
0 |
0 |
T20 |
1233 |
0 |
0 |
0 |
T21 |
1849 |
0 |
0 |
0 |
T22 |
4621 |
4 |
0 |
0 |
T23 |
1181 |
0 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
92704686 |
30013 |
0 |
0 |
T1 |
36355 |
26 |
0 |
0 |
T2 |
133456 |
108 |
0 |
0 |
T3 |
190680 |
138 |
0 |
0 |
T10 |
0 |
220 |
0 |
0 |
T11 |
0 |
291 |
0 |
0 |
T17 |
1456 |
0 |
0 |
0 |
T18 |
665 |
0 |
0 |
0 |
T19 |
802 |
0 |
0 |
0 |
T20 |
576 |
0 |
0 |
0 |
T21 |
964 |
0 |
0 |
0 |
T22 |
1566 |
8 |
0 |
0 |
T23 |
5088 |
0 |
0 |
0 |
T24 |
0 |
64 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165096631 |
30056 |
0 |
0 |
T1 |
151550 |
26 |
0 |
0 |
T2 |
162197 |
108 |
0 |
0 |
T3 |
703242 |
138 |
0 |
0 |
T10 |
0 |
220 |
0 |
0 |
T11 |
0 |
291 |
0 |
0 |
T17 |
1485 |
0 |
0 |
0 |
T18 |
1513 |
0 |
0 |
0 |
T19 |
2925 |
0 |
0 |
0 |
T20 |
1233 |
0 |
0 |
0 |
T21 |
1849 |
0 |
0 |
0 |
T22 |
4621 |
8 |
0 |
0 |
T23 |
1181 |
0 |
0 |
0 |
T24 |
0 |
64 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165096631 |
30009 |
0 |
0 |
T1 |
151550 |
26 |
0 |
0 |
T2 |
162197 |
108 |
0 |
0 |
T3 |
703242 |
138 |
0 |
0 |
T10 |
0 |
220 |
0 |
0 |
T11 |
0 |
291 |
0 |
0 |
T17 |
1485 |
0 |
0 |
0 |
T18 |
1513 |
0 |
0 |
0 |
T19 |
2925 |
0 |
0 |
0 |
T20 |
1233 |
0 |
0 |
0 |
T21 |
1849 |
0 |
0 |
0 |
T22 |
4621 |
8 |
0 |
0 |
T23 |
1181 |
0 |
0 |
0 |
T24 |
0 |
64 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
92704686 |
30018 |
0 |
0 |
T1 |
36355 |
26 |
0 |
0 |
T2 |
133456 |
108 |
0 |
0 |
T3 |
190680 |
138 |
0 |
0 |
T10 |
0 |
220 |
0 |
0 |
T11 |
0 |
291 |
0 |
0 |
T17 |
1456 |
0 |
0 |
0 |
T18 |
665 |
0 |
0 |
0 |
T19 |
802 |
0 |
0 |
0 |
T20 |
576 |
0 |
0 |
0 |
T21 |
964 |
0 |
0 |
0 |
T22 |
1566 |
8 |
0 |
0 |
T23 |
5088 |
0 |
0 |
0 |
T24 |
0 |
64 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
399291875 |
24274 |
0 |
0 |
T1 |
151550 |
26 |
0 |
0 |
T2 |
627829 |
108 |
0 |
0 |
T3 |
807210 |
138 |
0 |
0 |
T10 |
0 |
215 |
0 |
0 |
T11 |
0 |
280 |
0 |
0 |
T17 |
6192 |
0 |
0 |
0 |
T18 |
2779 |
0 |
0 |
0 |
T19 |
3047 |
0 |
0 |
0 |
T20 |
2468 |
0 |
0 |
0 |
T21 |
3700 |
0 |
0 |
0 |
T22 |
12163 |
4 |
0 |
0 |
T23 |
19700 |
0 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165096631 |
24274 |
0 |
0 |
T1 |
151550 |
26 |
0 |
0 |
T2 |
162197 |
108 |
0 |
0 |
T3 |
703242 |
138 |
0 |
0 |
T10 |
0 |
215 |
0 |
0 |
T11 |
0 |
280 |
0 |
0 |
T17 |
1485 |
0 |
0 |
0 |
T18 |
1513 |
0 |
0 |
0 |
T19 |
2925 |
0 |
0 |
0 |
T20 |
1233 |
0 |
0 |
0 |
T21 |
1849 |
0 |
0 |
0 |
T22 |
4621 |
4 |
0 |
0 |
T23 |
1181 |
0 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
399291875 |
30118 |
0 |
0 |
T1 |
151550 |
26 |
0 |
0 |
T2 |
627829 |
108 |
0 |
0 |
T3 |
807210 |
138 |
0 |
0 |
T10 |
0 |
220 |
0 |
0 |
T11 |
0 |
291 |
0 |
0 |
T17 |
6192 |
0 |
0 |
0 |
T18 |
2779 |
0 |
0 |
0 |
T19 |
3047 |
0 |
0 |
0 |
T20 |
2468 |
0 |
0 |
0 |
T21 |
3700 |
0 |
0 |
0 |
T22 |
12163 |
8 |
0 |
0 |
T23 |
19700 |
0 |
0 |
0 |
T24 |
0 |
64 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165096631 |
30139 |
0 |
0 |
T1 |
151550 |
26 |
0 |
0 |
T2 |
162197 |
108 |
0 |
0 |
T3 |
703242 |
138 |
0 |
0 |
T10 |
0 |
220 |
0 |
0 |
T11 |
0 |
291 |
0 |
0 |
T17 |
1485 |
0 |
0 |
0 |
T18 |
1513 |
0 |
0 |
0 |
T19 |
2925 |
0 |
0 |
0 |
T20 |
1233 |
0 |
0 |
0 |
T21 |
1849 |
0 |
0 |
0 |
T22 |
4621 |
8 |
0 |
0 |
T23 |
1181 |
0 |
0 |
0 |
T24 |
0 |
64 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165096631 |
30112 |
0 |
0 |
T1 |
151550 |
26 |
0 |
0 |
T2 |
162197 |
108 |
0 |
0 |
T3 |
703242 |
138 |
0 |
0 |
T10 |
0 |
220 |
0 |
0 |
T11 |
0 |
291 |
0 |
0 |
T17 |
1485 |
0 |
0 |
0 |
T18 |
1513 |
0 |
0 |
0 |
T19 |
2925 |
0 |
0 |
0 |
T20 |
1233 |
0 |
0 |
0 |
T21 |
1849 |
0 |
0 |
0 |
T22 |
4621 |
8 |
0 |
0 |
T23 |
1181 |
0 |
0 |
0 |
T24 |
0 |
64 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
399291875 |
30126 |
0 |
0 |
T1 |
151550 |
26 |
0 |
0 |
T2 |
627829 |
108 |
0 |
0 |
T3 |
807210 |
138 |
0 |
0 |
T10 |
0 |
220 |
0 |
0 |
T11 |
0 |
291 |
0 |
0 |
T17 |
6192 |
0 |
0 |
0 |
T18 |
2779 |
0 |
0 |
0 |
T19 |
3047 |
0 |
0 |
0 |
T20 |
2468 |
0 |
0 |
0 |
T21 |
3700 |
0 |
0 |
0 |
T22 |
12163 |
8 |
0 |
0 |
T23 |
19700 |
0 |
0 |
0 |
T24 |
0 |
64 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
191844060 |
23903 |
0 |
0 |
T1 |
72745 |
26 |
0 |
0 |
T2 |
318642 |
108 |
0 |
0 |
T3 |
393227 |
138 |
0 |
0 |
T10 |
0 |
215 |
0 |
0 |
T11 |
0 |
280 |
0 |
0 |
T17 |
2972 |
0 |
0 |
0 |
T18 |
1315 |
0 |
0 |
0 |
T19 |
1462 |
0 |
0 |
0 |
T20 |
1184 |
0 |
0 |
0 |
T21 |
1775 |
0 |
0 |
0 |
T22 |
5839 |
2 |
0 |
0 |
T23 |
9456 |
0 |
0 |
0 |
T24 |
0 |
16 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165096631 |
24274 |
0 |
0 |
T1 |
151550 |
26 |
0 |
0 |
T2 |
162197 |
108 |
0 |
0 |
T3 |
703242 |
138 |
0 |
0 |
T10 |
0 |
215 |
0 |
0 |
T11 |
0 |
280 |
0 |
0 |
T17 |
1485 |
0 |
0 |
0 |
T18 |
1513 |
0 |
0 |
0 |
T19 |
2925 |
0 |
0 |
0 |
T20 |
1233 |
0 |
0 |
0 |
T21 |
1849 |
0 |
0 |
0 |
T22 |
4621 |
4 |
0 |
0 |
T23 |
1181 |
0 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
191844060 |
29857 |
0 |
0 |
T1 |
72745 |
26 |
0 |
0 |
T2 |
318642 |
108 |
0 |
0 |
T3 |
393227 |
138 |
0 |
0 |
T10 |
0 |
220 |
0 |
0 |
T11 |
0 |
291 |
0 |
0 |
T17 |
2972 |
0 |
0 |
0 |
T18 |
1315 |
0 |
0 |
0 |
T19 |
1462 |
0 |
0 |
0 |
T20 |
1184 |
0 |
0 |
0 |
T21 |
1775 |
0 |
0 |
0 |
T22 |
5839 |
8 |
0 |
0 |
T23 |
9456 |
0 |
0 |
0 |
T24 |
0 |
48 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165096631 |
30003 |
0 |
0 |
T1 |
151550 |
26 |
0 |
0 |
T2 |
162197 |
108 |
0 |
0 |
T3 |
703242 |
138 |
0 |
0 |
T10 |
0 |
220 |
0 |
0 |
T11 |
0 |
291 |
0 |
0 |
T17 |
1485 |
0 |
0 |
0 |
T18 |
1513 |
0 |
0 |
0 |
T19 |
2925 |
0 |
0 |
0 |
T20 |
1233 |
0 |
0 |
0 |
T21 |
1849 |
0 |
0 |
0 |
T22 |
4621 |
8 |
0 |
0 |
T23 |
1181 |
0 |
0 |
0 |
T24 |
0 |
64 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165096631 |
29744 |
0 |
0 |
T1 |
151550 |
26 |
0 |
0 |
T2 |
162197 |
108 |
0 |
0 |
T3 |
703242 |
138 |
0 |
0 |
T10 |
0 |
220 |
0 |
0 |
T11 |
0 |
291 |
0 |
0 |
T17 |
1485 |
0 |
0 |
0 |
T18 |
1513 |
0 |
0 |
0 |
T19 |
2925 |
0 |
0 |
0 |
T20 |
1233 |
0 |
0 |
0 |
T21 |
1849 |
0 |
0 |
0 |
T22 |
4621 |
6 |
0 |
0 |
T23 |
1181 |
0 |
0 |
0 |
T24 |
0 |
48 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
191844060 |
29874 |
0 |
0 |
T1 |
72745 |
26 |
0 |
0 |
T2 |
318642 |
108 |
0 |
0 |
T3 |
393227 |
138 |
0 |
0 |
T10 |
0 |
220 |
0 |
0 |
T11 |
0 |
291 |
0 |
0 |
T17 |
2972 |
0 |
0 |
0 |
T18 |
1315 |
0 |
0 |
0 |
T19 |
1462 |
0 |
0 |
0 |
T20 |
1184 |
0 |
0 |
0 |
T21 |
1775 |
0 |
0 |
0 |
T22 |
5839 |
8 |
0 |
0 |
T23 |
9456 |
0 |
0 |
0 |
T24 |
0 |
48 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T62,T63,T65 |
1 | 0 | Covered | T62,T63,T65 |
1 | 1 | Covered | T68,T129 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T62,T63,T65 |
1 | 0 | Covered | T68,T129 |
1 | 1 | Covered | T62,T63,T65 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165096631 |
37 |
0 |
0 |
T62 |
5895 |
2 |
0 |
0 |
T63 |
6790 |
1 |
0 |
0 |
T65 |
6022 |
1 |
0 |
0 |
T66 |
11271 |
1 |
0 |
0 |
T67 |
6463 |
1 |
0 |
0 |
T68 |
9227 |
3 |
0 |
0 |
T70 |
10268 |
1 |
0 |
0 |
T90 |
6305 |
1 |
0 |
0 |
T130 |
12012 |
1 |
0 |
0 |
T131 |
10170 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
372478635 |
37 |
0 |
0 |
T62 |
5716 |
2 |
0 |
0 |
T63 |
13303 |
1 |
0 |
0 |
T65 |
23122 |
1 |
0 |
0 |
T66 |
108201 |
1 |
0 |
0 |
T67 |
6330 |
1 |
0 |
0 |
T68 |
9227 |
3 |
0 |
0 |
T70 |
10268 |
1 |
0 |
0 |
T90 |
25221 |
1 |
0 |
0 |
T130 |
11531 |
1 |
0 |
0 |
T131 |
19143 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T62,T63,T64 |
1 | 0 | Covered | T62,T63,T64 |
1 | 1 | Covered | T68,T129,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T62,T63,T64 |
1 | 0 | Covered | T68,T129,T132 |
1 | 1 | Covered | T62,T63,T64 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165096631 |
44 |
0 |
0 |
T62 |
5895 |
1 |
0 |
0 |
T63 |
6790 |
2 |
0 |
0 |
T64 |
11376 |
1 |
0 |
0 |
T65 |
6022 |
1 |
0 |
0 |
T67 |
6463 |
1 |
0 |
0 |
T68 |
9227 |
4 |
0 |
0 |
T70 |
10268 |
2 |
0 |
0 |
T90 |
6305 |
1 |
0 |
0 |
T130 |
12012 |
1 |
0 |
0 |
T131 |
10170 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
372478635 |
44 |
0 |
0 |
T62 |
5716 |
1 |
0 |
0 |
T63 |
13303 |
2 |
0 |
0 |
T64 |
47480 |
1 |
0 |
0 |
T65 |
23122 |
1 |
0 |
0 |
T67 |
6330 |
1 |
0 |
0 |
T68 |
9227 |
4 |
0 |
0 |
T70 |
10268 |
2 |
0 |
0 |
T90 |
25221 |
1 |
0 |
0 |
T130 |
11531 |
1 |
0 |
0 |
T131 |
19143 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T63,T65,T67 |
1 | 0 | Covered | T63,T65,T67 |
1 | 1 | Covered | T63,T68,T70 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T63,T65,T67 |
1 | 0 | Covered | T63,T68,T70 |
1 | 1 | Covered | T63,T65,T67 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165096631 |
33 |
0 |
0 |
T63 |
6790 |
3 |
0 |
0 |
T65 |
6022 |
1 |
0 |
0 |
T67 |
6463 |
1 |
0 |
0 |
T68 |
9227 |
4 |
0 |
0 |
T69 |
10641 |
3 |
0 |
0 |
T70 |
10268 |
3 |
0 |
0 |
T90 |
6305 |
1 |
0 |
0 |
T125 |
11298 |
2 |
0 |
0 |
T126 |
7967 |
1 |
0 |
0 |
T128 |
13389 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
185410598 |
33 |
0 |
0 |
T63 |
5760 |
3 |
0 |
0 |
T65 |
10636 |
1 |
0 |
0 |
T67 |
2662 |
1 |
0 |
0 |
T68 |
3767 |
4 |
0 |
0 |
T69 |
19708 |
3 |
0 |
0 |
T70 |
4397 |
3 |
0 |
0 |
T90 |
11883 |
1 |
0 |
0 |
T125 |
4393 |
2 |
0 |
0 |
T126 |
31420 |
1 |
0 |
0 |
T128 |
5995 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T63,T65,T67 |
1 | 0 | Covered | T63,T65,T67 |
1 | 1 | Covered | T63,T133,T134 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T63,T65,T67 |
1 | 0 | Covered | T63,T133,T134 |
1 | 1 | Covered | T63,T65,T67 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165096631 |
34 |
0 |
0 |
T63 |
6790 |
4 |
0 |
0 |
T65 |
6022 |
2 |
0 |
0 |
T67 |
6463 |
1 |
0 |
0 |
T68 |
9227 |
4 |
0 |
0 |
T69 |
10641 |
3 |
0 |
0 |
T70 |
10268 |
2 |
0 |
0 |
T90 |
6305 |
1 |
0 |
0 |
T127 |
6304 |
1 |
0 |
0 |
T128 |
13389 |
2 |
0 |
0 |
T135 |
3551 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
185410598 |
34 |
0 |
0 |
T63 |
5760 |
4 |
0 |
0 |
T65 |
10636 |
2 |
0 |
0 |
T67 |
2662 |
1 |
0 |
0 |
T68 |
3767 |
4 |
0 |
0 |
T69 |
19708 |
3 |
0 |
0 |
T70 |
4397 |
2 |
0 |
0 |
T90 |
11883 |
1 |
0 |
0 |
T127 |
7735 |
1 |
0 |
0 |
T128 |
5995 |
2 |
0 |
0 |
T135 |
12468 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T63,T64,T65 |
1 | 0 | Covered | T63,T64,T65 |
1 | 1 | Covered | T68,T131,T127 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T63,T64,T65 |
1 | 0 | Covered | T68,T131,T127 |
1 | 1 | Covered | T63,T64,T65 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165096631 |
36 |
0 |
0 |
T63 |
6790 |
1 |
0 |
0 |
T64 |
11376 |
1 |
0 |
0 |
T65 |
6022 |
2 |
0 |
0 |
T66 |
11271 |
1 |
0 |
0 |
T67 |
6463 |
2 |
0 |
0 |
T68 |
9227 |
2 |
0 |
0 |
T125 |
11298 |
1 |
0 |
0 |
T127 |
6304 |
3 |
0 |
0 |
T130 |
12012 |
3 |
0 |
0 |
T131 |
10170 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
92704686 |
36 |
0 |
0 |
T63 |
2879 |
1 |
0 |
0 |
T64 |
11445 |
1 |
0 |
0 |
T65 |
5316 |
2 |
0 |
0 |
T66 |
26665 |
1 |
0 |
0 |
T67 |
1330 |
2 |
0 |
0 |
T68 |
1883 |
2 |
0 |
0 |
T125 |
2196 |
1 |
0 |
0 |
T127 |
3866 |
3 |
0 |
0 |
T130 |
2481 |
3 |
0 |
0 |
T131 |
4297 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T63,T65,T67 |
1 | 0 | Covered | T63,T65,T67 |
1 | 1 | Covered | T131,T127,T136 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T63,T65,T67 |
1 | 0 | Covered | T131,T127,T136 |
1 | 1 | Covered | T63,T65,T67 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165096631 |
35 |
0 |
0 |
T63 |
6790 |
1 |
0 |
0 |
T65 |
6022 |
2 |
0 |
0 |
T67 |
6463 |
2 |
0 |
0 |
T68 |
9227 |
2 |
0 |
0 |
T90 |
6305 |
1 |
0 |
0 |
T127 |
6304 |
4 |
0 |
0 |
T128 |
13389 |
1 |
0 |
0 |
T130 |
12012 |
2 |
0 |
0 |
T131 |
10170 |
4 |
0 |
0 |
T136 |
11286 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
92704686 |
35 |
0 |
0 |
T63 |
2879 |
1 |
0 |
0 |
T65 |
5316 |
2 |
0 |
0 |
T67 |
1330 |
2 |
0 |
0 |
T68 |
1883 |
2 |
0 |
0 |
T90 |
5941 |
1 |
0 |
0 |
T127 |
3866 |
4 |
0 |
0 |
T128 |
2996 |
1 |
0 |
0 |
T130 |
2481 |
2 |
0 |
0 |
T131 |
4297 |
4 |
0 |
0 |
T136 |
10849 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T63,T65,T67 |
1 | 0 | Covered | T63,T65,T67 |
1 | 1 | Covered | T130,T137,T138 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T63,T65,T67 |
1 | 0 | Covered | T130,T137,T138 |
1 | 1 | Covered | T63,T65,T67 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165096631 |
40 |
0 |
0 |
T63 |
6790 |
2 |
0 |
0 |
T65 |
6022 |
1 |
0 |
0 |
T67 |
6463 |
1 |
0 |
0 |
T68 |
9227 |
2 |
0 |
0 |
T70 |
10268 |
1 |
0 |
0 |
T125 |
11298 |
3 |
0 |
0 |
T130 |
12012 |
2 |
0 |
0 |
T131 |
10170 |
1 |
0 |
0 |
T139 |
8499 |
1 |
0 |
0 |
T140 |
6595 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
399291875 |
40 |
0 |
0 |
T63 |
13858 |
2 |
0 |
0 |
T65 |
24087 |
1 |
0 |
0 |
T67 |
6595 |
1 |
0 |
0 |
T68 |
9613 |
2 |
0 |
0 |
T70 |
10696 |
1 |
0 |
0 |
T125 |
11298 |
3 |
0 |
0 |
T130 |
12012 |
2 |
0 |
0 |
T131 |
19942 |
1 |
0 |
0 |
T139 |
8854 |
1 |
0 |
0 |
T140 |
12683 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T62,T63,T64 |
1 | 0 | Covered | T62,T63,T64 |
1 | 1 | Covered | T140,T130,T127 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T62,T63,T64 |
1 | 0 | Covered | T140,T130,T127 |
1 | 1 | Covered | T62,T63,T64 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165096631 |
49 |
0 |
0 |
T62 |
5895 |
1 |
0 |
0 |
T63 |
6790 |
2 |
0 |
0 |
T64 |
11376 |
1 |
0 |
0 |
T65 |
6022 |
1 |
0 |
0 |
T67 |
6463 |
2 |
0 |
0 |
T68 |
9227 |
2 |
0 |
0 |
T70 |
10268 |
1 |
0 |
0 |
T90 |
6305 |
1 |
0 |
0 |
T130 |
12012 |
2 |
0 |
0 |
T140 |
6595 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
399291875 |
49 |
0 |
0 |
T62 |
5954 |
1 |
0 |
0 |
T63 |
13858 |
2 |
0 |
0 |
T64 |
49461 |
1 |
0 |
0 |
T65 |
24087 |
1 |
0 |
0 |
T67 |
6595 |
2 |
0 |
0 |
T68 |
9613 |
2 |
0 |
0 |
T70 |
10696 |
1 |
0 |
0 |
T90 |
26273 |
1 |
0 |
0 |
T130 |
12012 |
2 |
0 |
0 |
T140 |
12683 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T63,T69,T70 |
1 | 0 | Covered | T63,T69,T70 |
1 | 1 | Covered | T130,T127,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T63,T69,T70 |
1 | 0 | Covered | T130,T127,T132 |
1 | 1 | Covered | T63,T69,T70 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165096631 |
38 |
0 |
0 |
T63 |
6790 |
1 |
0 |
0 |
T69 |
10641 |
1 |
0 |
0 |
T70 |
10268 |
1 |
0 |
0 |
T90 |
6305 |
1 |
0 |
0 |
T125 |
11298 |
2 |
0 |
0 |
T127 |
6304 |
4 |
0 |
0 |
T130 |
12012 |
3 |
0 |
0 |
T131 |
10170 |
3 |
0 |
0 |
T133 |
5457 |
2 |
0 |
0 |
T135 |
3551 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
191844060 |
38 |
0 |
0 |
T63 |
6652 |
1 |
0 |
0 |
T69 |
20431 |
1 |
0 |
0 |
T70 |
5134 |
1 |
0 |
0 |
T90 |
12611 |
1 |
0 |
0 |
T125 |
5424 |
2 |
0 |
0 |
T127 |
8646 |
4 |
0 |
0 |
T130 |
5765 |
3 |
0 |
0 |
T131 |
9572 |
3 |
0 |
0 |
T133 |
2878 |
2 |
0 |
0 |
T135 |
13113 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T62,T63,T64 |
1 | 0 | Covered | T62,T63,T64 |
1 | 1 | Covered | T69,T130,T127 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T62,T63,T64 |
1 | 0 | Covered | T69,T130,T127 |
1 | 1 | Covered | T62,T63,T64 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165096631 |
38 |
0 |
0 |
T62 |
5895 |
2 |
0 |
0 |
T63 |
6790 |
1 |
0 |
0 |
T64 |
11376 |
2 |
0 |
0 |
T69 |
10641 |
3 |
0 |
0 |
T70 |
10268 |
1 |
0 |
0 |
T90 |
6305 |
1 |
0 |
0 |
T127 |
6304 |
4 |
0 |
0 |
T130 |
12012 |
2 |
0 |
0 |
T131 |
10170 |
1 |
0 |
0 |
T135 |
3551 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
191844060 |
38 |
0 |
0 |
T62 |
2858 |
2 |
0 |
0 |
T63 |
6652 |
1 |
0 |
0 |
T64 |
23741 |
2 |
0 |
0 |
T69 |
20431 |
3 |
0 |
0 |
T70 |
5134 |
1 |
0 |
0 |
T90 |
12611 |
1 |
0 |
0 |
T127 |
8646 |
4 |
0 |
0 |
T130 |
5765 |
2 |
0 |
0 |
T131 |
9572 |
1 |
0 |
0 |
T135 |
13113 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
369735085 |
91331 |
0 |
0 |
T1 |
145484 |
66 |
0 |
0 |
T2 |
533577 |
431 |
0 |
0 |
T3 |
763377 |
547 |
0 |
0 |
T10 |
0 |
849 |
0 |
0 |
T11 |
0 |
916 |
0 |
0 |
T12 |
0 |
484 |
0 |
0 |
T13 |
0 |
77 |
0 |
0 |
T17 |
5944 |
0 |
0 |
0 |
T18 |
2714 |
0 |
0 |
0 |
T19 |
2925 |
0 |
0 |
0 |
T20 |
2369 |
0 |
0 |
0 |
T21 |
3552 |
0 |
0 |
0 |
T22 |
11677 |
0 |
0 |
0 |
T23 |
18911 |
0 |
0 |
0 |
T25 |
0 |
27 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T29 |
0 |
97 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13220993 |
90022 |
0 |
0 |
T1 |
312 |
66 |
0 |
0 |
T2 |
2641 |
431 |
0 |
0 |
T3 |
2964 |
547 |
0 |
0 |
T10 |
0 |
849 |
0 |
0 |
T11 |
0 |
917 |
0 |
0 |
T12 |
0 |
484 |
0 |
0 |
T13 |
0 |
77 |
0 |
0 |
T17 |
433 |
0 |
0 |
0 |
T18 |
220 |
0 |
0 |
0 |
T19 |
213 |
0 |
0 |
0 |
T20 |
173 |
0 |
0 |
0 |
T21 |
258 |
0 |
0 |
0 |
T22 |
43 |
0 |
0 |
0 |
T23 |
1378 |
0 |
0 |
0 |
T25 |
0 |
27 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T29 |
0 |
97 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
184087578 |
90952 |
0 |
0 |
T1 |
72709 |
66 |
0 |
0 |
T2 |
266912 |
431 |
0 |
0 |
T3 |
381363 |
547 |
0 |
0 |
T10 |
0 |
849 |
0 |
0 |
T11 |
0 |
916 |
0 |
0 |
T12 |
0 |
484 |
0 |
0 |
T13 |
0 |
77 |
0 |
0 |
T17 |
2912 |
0 |
0 |
0 |
T18 |
1331 |
0 |
0 |
0 |
T19 |
1606 |
0 |
0 |
0 |
T20 |
1153 |
0 |
0 |
0 |
T21 |
1930 |
0 |
0 |
0 |
T22 |
3132 |
0 |
0 |
0 |
T23 |
10177 |
0 |
0 |
0 |
T25 |
0 |
27 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T29 |
0 |
97 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13220993 |
89643 |
0 |
0 |
T1 |
312 |
66 |
0 |
0 |
T2 |
2641 |
431 |
0 |
0 |
T3 |
2964 |
547 |
0 |
0 |
T10 |
0 |
849 |
0 |
0 |
T11 |
0 |
917 |
0 |
0 |
T12 |
0 |
484 |
0 |
0 |
T13 |
0 |
77 |
0 |
0 |
T17 |
433 |
0 |
0 |
0 |
T18 |
220 |
0 |
0 |
0 |
T19 |
213 |
0 |
0 |
0 |
T20 |
173 |
0 |
0 |
0 |
T21 |
258 |
0 |
0 |
0 |
T22 |
43 |
0 |
0 |
0 |
T23 |
1378 |
0 |
0 |
0 |
T25 |
0 |
27 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T29 |
0 |
97 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
92043185 |
90303 |
0 |
0 |
T1 |
36355 |
66 |
0 |
0 |
T2 |
133456 |
431 |
0 |
0 |
T3 |
190680 |
547 |
0 |
0 |
T10 |
0 |
849 |
0 |
0 |
T11 |
0 |
916 |
0 |
0 |
T12 |
0 |
484 |
0 |
0 |
T13 |
0 |
77 |
0 |
0 |
T17 |
1456 |
0 |
0 |
0 |
T18 |
665 |
0 |
0 |
0 |
T19 |
802 |
0 |
0 |
0 |
T20 |
576 |
0 |
0 |
0 |
T21 |
964 |
0 |
0 |
0 |
T22 |
1566 |
0 |
0 |
0 |
T23 |
5088 |
0 |
0 |
0 |
T25 |
0 |
27 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T29 |
0 |
97 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13220993 |
89006 |
0 |
0 |
T1 |
312 |
66 |
0 |
0 |
T2 |
2641 |
431 |
0 |
0 |
T3 |
2964 |
547 |
0 |
0 |
T10 |
0 |
849 |
0 |
0 |
T11 |
0 |
917 |
0 |
0 |
T12 |
0 |
484 |
0 |
0 |
T13 |
0 |
77 |
0 |
0 |
T17 |
433 |
0 |
0 |
0 |
T18 |
220 |
0 |
0 |
0 |
T19 |
213 |
0 |
0 |
0 |
T20 |
173 |
0 |
0 |
0 |
T21 |
258 |
0 |
0 |
0 |
T22 |
43 |
0 |
0 |
0 |
T23 |
1378 |
0 |
0 |
0 |
T25 |
0 |
27 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T29 |
0 |
97 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396433898 |
111751 |
0 |
0 |
T1 |
151550 |
66 |
0 |
0 |
T2 |
627829 |
575 |
0 |
0 |
T3 |
807210 |
571 |
0 |
0 |
T10 |
0 |
981 |
0 |
0 |
T11 |
0 |
1078 |
0 |
0 |
T12 |
0 |
484 |
0 |
0 |
T13 |
0 |
77 |
0 |
0 |
T17 |
6192 |
0 |
0 |
0 |
T18 |
2779 |
0 |
0 |
0 |
T19 |
3047 |
0 |
0 |
0 |
T20 |
2468 |
0 |
0 |
0 |
T21 |
3700 |
0 |
0 |
0 |
T22 |
12163 |
0 |
0 |
0 |
T23 |
19700 |
0 |
0 |
0 |
T25 |
0 |
26 |
0 |
0 |
T28 |
0 |
16 |
0 |
0 |
T29 |
0 |
121 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13610048 |
111242 |
0 |
0 |
T1 |
312 |
66 |
0 |
0 |
T2 |
2785 |
575 |
0 |
0 |
T3 |
2988 |
571 |
0 |
0 |
T10 |
0 |
981 |
0 |
0 |
T11 |
0 |
1078 |
0 |
0 |
T12 |
0 |
484 |
0 |
0 |
T13 |
0 |
77 |
0 |
0 |
T17 |
433 |
0 |
0 |
0 |
T18 |
220 |
0 |
0 |
0 |
T19 |
213 |
0 |
0 |
0 |
T20 |
173 |
0 |
0 |
0 |
T21 |
258 |
0 |
0 |
0 |
T22 |
43 |
0 |
0 |
0 |
T23 |
1378 |
0 |
0 |
0 |
T25 |
0 |
26 |
0 |
0 |
T28 |
0 |
16 |
0 |
0 |
T29 |
0 |
121 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
190472253 |
111586 |
0 |
0 |
T1 |
72745 |
66 |
0 |
0 |
T2 |
318642 |
647 |
0 |
0 |
T3 |
393227 |
595 |
0 |
0 |
T10 |
0 |
943 |
0 |
0 |
T11 |
0 |
1114 |
0 |
0 |
T12 |
0 |
520 |
0 |
0 |
T13 |
0 |
77 |
0 |
0 |
T17 |
2972 |
0 |
0 |
0 |
T18 |
1315 |
0 |
0 |
0 |
T19 |
1462 |
0 |
0 |
0 |
T20 |
1184 |
0 |
0 |
0 |
T21 |
1775 |
0 |
0 |
0 |
T22 |
5839 |
0 |
0 |
0 |
T23 |
9456 |
0 |
0 |
0 |
T25 |
0 |
23 |
0 |
0 |
T28 |
0 |
16 |
0 |
0 |
T29 |
0 |
133 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13116853 |
110536 |
0 |
0 |
T1 |
312 |
66 |
0 |
0 |
T2 |
2857 |
647 |
0 |
0 |
T3 |
3012 |
595 |
0 |
0 |
T10 |
0 |
943 |
0 |
0 |
T11 |
0 |
1114 |
0 |
0 |
T12 |
0 |
520 |
0 |
0 |
T13 |
0 |
77 |
0 |
0 |
T17 |
433 |
0 |
0 |
0 |
T18 |
220 |
0 |
0 |
0 |
T19 |
213 |
0 |
0 |
0 |
T20 |
173 |
0 |
0 |
0 |
T21 |
258 |
0 |
0 |
0 |
T22 |
43 |
0 |
0 |
0 |
T23 |
1378 |
0 |
0 |
0 |
T25 |
0 |
23 |
0 |
0 |
T28 |
0 |
16 |
0 |
0 |
T29 |
0 |
133 |
0 |
0 |