Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T2 |
28 |
28 |
0 |
0 |
T3 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T15 |
28 |
28 |
0 |
0 |
T16 |
28 |
28 |
0 |
0 |
T17 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
5546740 |
5533012 |
0 |
0 |
T2 |
5445921 |
5440173 |
0 |
0 |
T3 |
6605931 |
6581805 |
0 |
0 |
T4 |
32520 |
30543 |
0 |
0 |
T5 |
63207 |
61477 |
0 |
0 |
T6 |
58201 |
54285 |
0 |
0 |
T15 |
57726 |
54819 |
0 |
0 |
T16 |
53537 |
50477 |
0 |
0 |
T17 |
47080 |
43762 |
0 |
0 |
T18 |
45170 |
41249 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
976547130 |
963880650 |
0 |
14490 |
T1 |
1126512 |
1123602 |
0 |
18 |
T2 |
659352 |
658464 |
0 |
18 |
T3 |
1023324 |
1019028 |
0 |
18 |
T4 |
7374 |
6870 |
0 |
18 |
T5 |
6498 |
6294 |
0 |
18 |
T6 |
13074 |
12084 |
0 |
18 |
T15 |
5358 |
5040 |
0 |
18 |
T16 |
12078 |
11334 |
0 |
18 |
T17 |
8550 |
7914 |
0 |
18 |
T18 |
10380 |
9354 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T1 |
1569568 |
1565161 |
0 |
21 |
T2 |
1534770 |
1532459 |
0 |
21 |
T3 |
2067504 |
2058959 |
0 |
21 |
T4 |
8737 |
8142 |
0 |
21 |
T5 |
21821 |
21113 |
0 |
21 |
T6 |
15617 |
14434 |
0 |
21 |
T15 |
20267 |
19094 |
0 |
21 |
T16 |
14431 |
13543 |
0 |
21 |
T17 |
13963 |
12828 |
0 |
21 |
T18 |
12041 |
10850 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
195888 |
0 |
0 |
T1 |
1569568 |
275 |
0 |
0 |
T2 |
1534770 |
500 |
0 |
0 |
T3 |
2067504 |
503 |
0 |
0 |
T4 |
5064 |
29 |
0 |
0 |
T5 |
15824 |
40 |
0 |
0 |
T6 |
15617 |
170 |
0 |
0 |
T8 |
0 |
429 |
0 |
0 |
T9 |
0 |
638 |
0 |
0 |
T15 |
20267 |
50 |
0 |
0 |
T16 |
14431 |
12 |
0 |
0 |
T17 |
13963 |
60 |
0 |
0 |
T18 |
12041 |
12 |
0 |
0 |
T19 |
6712 |
0 |
0 |
0 |
T20 |
6819 |
0 |
0 |
0 |
T72 |
0 |
151 |
0 |
0 |
T117 |
0 |
127 |
0 |
0 |
T119 |
0 |
113 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
2850660 |
2844132 |
0 |
0 |
T2 |
3251799 |
3249187 |
0 |
0 |
T3 |
3515103 |
3503506 |
0 |
0 |
T4 |
16409 |
15492 |
0 |
0 |
T5 |
34888 |
34031 |
0 |
0 |
T6 |
29510 |
27728 |
0 |
0 |
T15 |
32101 |
30646 |
0 |
0 |
T16 |
27028 |
25561 |
0 |
0 |
T17 |
24567 |
22981 |
0 |
0 |
T18 |
22749 |
21006 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T6,T1,T15 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T6,T1,T15 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T6,T1,T15 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T6,T1,T15 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T1,T15 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T1,T15 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T1,T15 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T1,T15 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504213697 |
500184772 |
0 |
0 |
T1 |
217168 |
216512 |
0 |
0 |
T2 |
899418 |
898022 |
0 |
0 |
T3 |
334132 |
332779 |
0 |
0 |
T4 |
1215 |
1135 |
0 |
0 |
T5 |
3831 |
3710 |
0 |
0 |
T6 |
2179 |
2017 |
0 |
0 |
T15 |
3577 |
3373 |
0 |
0 |
T16 |
2013 |
1892 |
0 |
0 |
T17 |
2181 |
2005 |
0 |
0 |
T18 |
1661 |
1499 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504213697 |
500177598 |
0 |
2415 |
T1 |
217168 |
216503 |
0 |
3 |
T2 |
899418 |
897995 |
0 |
3 |
T3 |
334132 |
332755 |
0 |
3 |
T4 |
1215 |
1132 |
0 |
3 |
T5 |
3831 |
3707 |
0 |
3 |
T6 |
2179 |
2014 |
0 |
3 |
T15 |
3577 |
3370 |
0 |
3 |
T16 |
2013 |
1889 |
0 |
3 |
T17 |
2181 |
2002 |
0 |
3 |
T18 |
1661 |
1496 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504213697 |
27805 |
0 |
0 |
T1 |
217168 |
56 |
0 |
0 |
T2 |
899418 |
105 |
0 |
0 |
T3 |
334132 |
24 |
0 |
0 |
T6 |
2179 |
61 |
0 |
0 |
T8 |
0 |
188 |
0 |
0 |
T9 |
0 |
262 |
0 |
0 |
T15 |
3577 |
14 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
2181 |
0 |
0 |
0 |
T18 |
1661 |
0 |
0 |
0 |
T19 |
3288 |
0 |
0 |
0 |
T20 |
4485 |
0 |
0 |
0 |
T72 |
0 |
53 |
0 |
0 |
T117 |
0 |
36 |
0 |
0 |
T119 |
0 |
53 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
160654064 |
0 |
0 |
T1 |
187752 |
187276 |
0 |
0 |
T2 |
109892 |
109747 |
0 |
0 |
T3 |
170554 |
169862 |
0 |
0 |
T4 |
1229 |
1148 |
0 |
0 |
T5 |
1083 |
1052 |
0 |
0 |
T6 |
2179 |
2017 |
0 |
0 |
T15 |
893 |
843 |
0 |
0 |
T16 |
2013 |
1892 |
0 |
0 |
T17 |
1425 |
1322 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
160654064 |
0 |
0 |
T1 |
187752 |
187276 |
0 |
0 |
T2 |
109892 |
109747 |
0 |
0 |
T3 |
170554 |
169862 |
0 |
0 |
T4 |
1229 |
1148 |
0 |
0 |
T5 |
1083 |
1052 |
0 |
0 |
T6 |
2179 |
2017 |
0 |
0 |
T15 |
893 |
843 |
0 |
0 |
T16 |
2013 |
1892 |
0 |
0 |
T17 |
1425 |
1322 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
160654064 |
0 |
0 |
T1 |
187752 |
187276 |
0 |
0 |
T2 |
109892 |
109747 |
0 |
0 |
T3 |
170554 |
169862 |
0 |
0 |
T4 |
1229 |
1148 |
0 |
0 |
T5 |
1083 |
1052 |
0 |
0 |
T6 |
2179 |
2017 |
0 |
0 |
T15 |
893 |
843 |
0 |
0 |
T16 |
2013 |
1892 |
0 |
0 |
T17 |
1425 |
1322 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
160654064 |
0 |
0 |
T1 |
187752 |
187276 |
0 |
0 |
T2 |
109892 |
109747 |
0 |
0 |
T3 |
170554 |
169862 |
0 |
0 |
T4 |
1229 |
1148 |
0 |
0 |
T5 |
1083 |
1052 |
0 |
0 |
T6 |
2179 |
2017 |
0 |
0 |
T15 |
893 |
843 |
0 |
0 |
T16 |
2013 |
1892 |
0 |
0 |
T17 |
1425 |
1322 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T6,T1,T15 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T6,T1,T15 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T6,T1,T15 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T6,T1,T15 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T1,T15 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T1,T15 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T1,T15 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T1,T15 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
160654064 |
0 |
0 |
T1 |
187752 |
187276 |
0 |
0 |
T2 |
109892 |
109747 |
0 |
0 |
T3 |
170554 |
169862 |
0 |
0 |
T4 |
1229 |
1148 |
0 |
0 |
T5 |
1083 |
1052 |
0 |
0 |
T6 |
2179 |
2017 |
0 |
0 |
T15 |
893 |
843 |
0 |
0 |
T16 |
2013 |
1892 |
0 |
0 |
T17 |
1425 |
1322 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
160646775 |
0 |
2415 |
T1 |
187752 |
187267 |
0 |
3 |
T2 |
109892 |
109744 |
0 |
3 |
T3 |
170554 |
169838 |
0 |
3 |
T4 |
1229 |
1145 |
0 |
3 |
T5 |
1083 |
1049 |
0 |
3 |
T6 |
2179 |
2014 |
0 |
3 |
T15 |
893 |
840 |
0 |
3 |
T16 |
2013 |
1889 |
0 |
3 |
T17 |
1425 |
1319 |
0 |
3 |
T18 |
1730 |
1559 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
16926 |
0 |
0 |
T1 |
187752 |
36 |
0 |
0 |
T2 |
109892 |
65 |
0 |
0 |
T3 |
170554 |
16 |
0 |
0 |
T6 |
2179 |
25 |
0 |
0 |
T8 |
0 |
104 |
0 |
0 |
T9 |
0 |
162 |
0 |
0 |
T15 |
893 |
15 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1425 |
0 |
0 |
0 |
T18 |
1730 |
0 |
0 |
0 |
T19 |
1712 |
0 |
0 |
0 |
T20 |
1167 |
0 |
0 |
0 |
T72 |
0 |
49 |
0 |
0 |
T117 |
0 |
49 |
0 |
0 |
T119 |
0 |
39 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T6,T1,T15 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T6,T1,T15 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T6,T1,T15 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T6,T1,T15 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T1,T15 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T1,T15 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T1,T15 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T1,T15 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
160654064 |
0 |
0 |
T1 |
187752 |
187276 |
0 |
0 |
T2 |
109892 |
109747 |
0 |
0 |
T3 |
170554 |
169862 |
0 |
0 |
T4 |
1229 |
1148 |
0 |
0 |
T5 |
1083 |
1052 |
0 |
0 |
T6 |
2179 |
2017 |
0 |
0 |
T15 |
893 |
843 |
0 |
0 |
T16 |
2013 |
1892 |
0 |
0 |
T17 |
1425 |
1322 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
160646775 |
0 |
2415 |
T1 |
187752 |
187267 |
0 |
3 |
T2 |
109892 |
109744 |
0 |
3 |
T3 |
170554 |
169838 |
0 |
3 |
T4 |
1229 |
1145 |
0 |
3 |
T5 |
1083 |
1049 |
0 |
3 |
T6 |
2179 |
2014 |
0 |
3 |
T15 |
893 |
840 |
0 |
3 |
T16 |
2013 |
1889 |
0 |
3 |
T17 |
1425 |
1319 |
0 |
3 |
T18 |
1730 |
1559 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
19553 |
0 |
0 |
T1 |
187752 |
33 |
0 |
0 |
T2 |
109892 |
57 |
0 |
0 |
T3 |
170554 |
13 |
0 |
0 |
T6 |
2179 |
32 |
0 |
0 |
T8 |
0 |
137 |
0 |
0 |
T9 |
0 |
214 |
0 |
0 |
T15 |
893 |
5 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1425 |
0 |
0 |
0 |
T18 |
1730 |
0 |
0 |
0 |
T19 |
1712 |
0 |
0 |
0 |
T20 |
1167 |
0 |
0 |
0 |
T72 |
0 |
49 |
0 |
0 |
T117 |
0 |
42 |
0 |
0 |
T119 |
0 |
21 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
535273251 |
533191536 |
0 |
0 |
T1 |
244224 |
243840 |
0 |
0 |
T2 |
103892 |
103817 |
0 |
0 |
T3 |
348066 |
347325 |
0 |
0 |
T4 |
1266 |
1226 |
0 |
0 |
T5 |
3956 |
3887 |
0 |
0 |
T6 |
2270 |
2215 |
0 |
0 |
T15 |
3726 |
3600 |
0 |
0 |
T16 |
2098 |
2000 |
0 |
0 |
T17 |
2233 |
2136 |
0 |
0 |
T18 |
1730 |
1704 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
535273251 |
533191536 |
0 |
0 |
T1 |
244224 |
243840 |
0 |
0 |
T2 |
103892 |
103817 |
0 |
0 |
T3 |
348066 |
347325 |
0 |
0 |
T4 |
1266 |
1226 |
0 |
0 |
T5 |
3956 |
3887 |
0 |
0 |
T6 |
2270 |
2215 |
0 |
0 |
T15 |
3726 |
3600 |
0 |
0 |
T16 |
2098 |
2000 |
0 |
0 |
T17 |
2233 |
2136 |
0 |
0 |
T18 |
1730 |
1704 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504213697 |
502218709 |
0 |
0 |
T1 |
217168 |
216800 |
0 |
0 |
T2 |
899418 |
898694 |
0 |
0 |
T3 |
334132 |
333424 |
0 |
0 |
T4 |
1215 |
1176 |
0 |
0 |
T5 |
3831 |
3765 |
0 |
0 |
T6 |
2179 |
2126 |
0 |
0 |
T15 |
3577 |
3456 |
0 |
0 |
T16 |
2013 |
1920 |
0 |
0 |
T17 |
2181 |
2088 |
0 |
0 |
T18 |
1661 |
1636 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504213697 |
502218709 |
0 |
0 |
T1 |
217168 |
216800 |
0 |
0 |
T2 |
899418 |
898694 |
0 |
0 |
T3 |
334132 |
333424 |
0 |
0 |
T4 |
1215 |
1176 |
0 |
0 |
T5 |
3831 |
3765 |
0 |
0 |
T6 |
2179 |
2126 |
0 |
0 |
T15 |
3577 |
3456 |
0 |
0 |
T16 |
2013 |
1920 |
0 |
0 |
T17 |
2181 |
2088 |
0 |
0 |
T18 |
1661 |
1636 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
251414372 |
251414372 |
0 |
0 |
T1 |
108581 |
108581 |
0 |
0 |
T2 |
449920 |
449920 |
0 |
0 |
T3 |
166829 |
166829 |
0 |
0 |
T4 |
588 |
588 |
0 |
0 |
T5 |
1883 |
1883 |
0 |
0 |
T6 |
1213 |
1213 |
0 |
0 |
T15 |
1832 |
1832 |
0 |
0 |
T16 |
960 |
960 |
0 |
0 |
T17 |
1044 |
1044 |
0 |
0 |
T18 |
818 |
818 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
251414372 |
251414372 |
0 |
0 |
T1 |
108581 |
108581 |
0 |
0 |
T2 |
449920 |
449920 |
0 |
0 |
T3 |
166829 |
166829 |
0 |
0 |
T4 |
588 |
588 |
0 |
0 |
T5 |
1883 |
1883 |
0 |
0 |
T6 |
1213 |
1213 |
0 |
0 |
T15 |
1832 |
1832 |
0 |
0 |
T16 |
960 |
960 |
0 |
0 |
T17 |
1044 |
1044 |
0 |
0 |
T18 |
818 |
818 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125706541 |
125706541 |
0 |
0 |
T1 |
54290 |
54290 |
0 |
0 |
T2 |
224958 |
224958 |
0 |
0 |
T3 |
83414 |
83414 |
0 |
0 |
T4 |
294 |
294 |
0 |
0 |
T5 |
941 |
941 |
0 |
0 |
T6 |
605 |
605 |
0 |
0 |
T15 |
916 |
916 |
0 |
0 |
T16 |
480 |
480 |
0 |
0 |
T17 |
522 |
522 |
0 |
0 |
T18 |
409 |
409 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125706541 |
125706541 |
0 |
0 |
T1 |
54290 |
54290 |
0 |
0 |
T2 |
224958 |
224958 |
0 |
0 |
T3 |
83414 |
83414 |
0 |
0 |
T4 |
294 |
294 |
0 |
0 |
T5 |
941 |
941 |
0 |
0 |
T6 |
605 |
605 |
0 |
0 |
T15 |
916 |
916 |
0 |
0 |
T16 |
480 |
480 |
0 |
0 |
T17 |
522 |
522 |
0 |
0 |
T18 |
409 |
409 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
257068574 |
256065954 |
0 |
0 |
T1 |
122989 |
122805 |
0 |
0 |
T2 |
498691 |
498328 |
0 |
0 |
T3 |
167074 |
166718 |
0 |
0 |
T4 |
608 |
588 |
0 |
0 |
T5 |
1955 |
1923 |
0 |
0 |
T6 |
1089 |
1063 |
0 |
0 |
T15 |
1788 |
1728 |
0 |
0 |
T16 |
1007 |
961 |
0 |
0 |
T17 |
1105 |
1059 |
0 |
0 |
T18 |
831 |
819 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
257068574 |
256065954 |
0 |
0 |
T1 |
122989 |
122805 |
0 |
0 |
T2 |
498691 |
498328 |
0 |
0 |
T3 |
167074 |
166718 |
0 |
0 |
T4 |
608 |
588 |
0 |
0 |
T5 |
1955 |
1923 |
0 |
0 |
T6 |
1089 |
1063 |
0 |
0 |
T15 |
1788 |
1728 |
0 |
0 |
T16 |
1007 |
961 |
0 |
0 |
T17 |
1105 |
1059 |
0 |
0 |
T18 |
831 |
819 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
160654064 |
0 |
0 |
T1 |
187752 |
187276 |
0 |
0 |
T2 |
109892 |
109747 |
0 |
0 |
T3 |
170554 |
169862 |
0 |
0 |
T4 |
1229 |
1148 |
0 |
0 |
T5 |
1083 |
1052 |
0 |
0 |
T6 |
2179 |
2017 |
0 |
0 |
T15 |
893 |
843 |
0 |
0 |
T16 |
2013 |
1892 |
0 |
0 |
T17 |
1425 |
1322 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
160646775 |
0 |
2415 |
T1 |
187752 |
187267 |
0 |
3 |
T2 |
109892 |
109744 |
0 |
3 |
T3 |
170554 |
169838 |
0 |
3 |
T4 |
1229 |
1145 |
0 |
3 |
T5 |
1083 |
1049 |
0 |
3 |
T6 |
2179 |
2014 |
0 |
3 |
T15 |
893 |
840 |
0 |
3 |
T16 |
2013 |
1889 |
0 |
3 |
T17 |
1425 |
1319 |
0 |
3 |
T18 |
1730 |
1559 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
160654064 |
0 |
0 |
T1 |
187752 |
187276 |
0 |
0 |
T2 |
109892 |
109747 |
0 |
0 |
T3 |
170554 |
169862 |
0 |
0 |
T4 |
1229 |
1148 |
0 |
0 |
T5 |
1083 |
1052 |
0 |
0 |
T6 |
2179 |
2017 |
0 |
0 |
T15 |
893 |
843 |
0 |
0 |
T16 |
2013 |
1892 |
0 |
0 |
T17 |
1425 |
1322 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
160646775 |
0 |
2415 |
T1 |
187752 |
187267 |
0 |
3 |
T2 |
109892 |
109744 |
0 |
3 |
T3 |
170554 |
169838 |
0 |
3 |
T4 |
1229 |
1145 |
0 |
3 |
T5 |
1083 |
1049 |
0 |
3 |
T6 |
2179 |
2014 |
0 |
3 |
T15 |
893 |
840 |
0 |
3 |
T16 |
2013 |
1889 |
0 |
3 |
T17 |
1425 |
1319 |
0 |
3 |
T18 |
1730 |
1559 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
160654064 |
0 |
0 |
T1 |
187752 |
187276 |
0 |
0 |
T2 |
109892 |
109747 |
0 |
0 |
T3 |
170554 |
169862 |
0 |
0 |
T4 |
1229 |
1148 |
0 |
0 |
T5 |
1083 |
1052 |
0 |
0 |
T6 |
2179 |
2017 |
0 |
0 |
T15 |
893 |
843 |
0 |
0 |
T16 |
2013 |
1892 |
0 |
0 |
T17 |
1425 |
1322 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
160646775 |
0 |
2415 |
T1 |
187752 |
187267 |
0 |
3 |
T2 |
109892 |
109744 |
0 |
3 |
T3 |
170554 |
169838 |
0 |
3 |
T4 |
1229 |
1145 |
0 |
3 |
T5 |
1083 |
1049 |
0 |
3 |
T6 |
2179 |
2014 |
0 |
3 |
T15 |
893 |
840 |
0 |
3 |
T16 |
2013 |
1889 |
0 |
3 |
T17 |
1425 |
1319 |
0 |
3 |
T18 |
1730 |
1559 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
160654064 |
0 |
0 |
T1 |
187752 |
187276 |
0 |
0 |
T2 |
109892 |
109747 |
0 |
0 |
T3 |
170554 |
169862 |
0 |
0 |
T4 |
1229 |
1148 |
0 |
0 |
T5 |
1083 |
1052 |
0 |
0 |
T6 |
2179 |
2017 |
0 |
0 |
T15 |
893 |
843 |
0 |
0 |
T16 |
2013 |
1892 |
0 |
0 |
T17 |
1425 |
1322 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
160646775 |
0 |
2415 |
T1 |
187752 |
187267 |
0 |
3 |
T2 |
109892 |
109744 |
0 |
3 |
T3 |
170554 |
169838 |
0 |
3 |
T4 |
1229 |
1145 |
0 |
3 |
T5 |
1083 |
1049 |
0 |
3 |
T6 |
2179 |
2014 |
0 |
3 |
T15 |
893 |
840 |
0 |
3 |
T16 |
2013 |
1889 |
0 |
3 |
T17 |
1425 |
1319 |
0 |
3 |
T18 |
1730 |
1559 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
160654064 |
0 |
0 |
T1 |
187752 |
187276 |
0 |
0 |
T2 |
109892 |
109747 |
0 |
0 |
T3 |
170554 |
169862 |
0 |
0 |
T4 |
1229 |
1148 |
0 |
0 |
T5 |
1083 |
1052 |
0 |
0 |
T6 |
2179 |
2017 |
0 |
0 |
T15 |
893 |
843 |
0 |
0 |
T16 |
2013 |
1892 |
0 |
0 |
T17 |
1425 |
1322 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
160646775 |
0 |
2415 |
T1 |
187752 |
187267 |
0 |
3 |
T2 |
109892 |
109744 |
0 |
3 |
T3 |
170554 |
169838 |
0 |
3 |
T4 |
1229 |
1145 |
0 |
3 |
T5 |
1083 |
1049 |
0 |
3 |
T6 |
2179 |
2014 |
0 |
3 |
T15 |
893 |
840 |
0 |
3 |
T16 |
2013 |
1889 |
0 |
3 |
T17 |
1425 |
1319 |
0 |
3 |
T18 |
1730 |
1559 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
160654064 |
0 |
0 |
T1 |
187752 |
187276 |
0 |
0 |
T2 |
109892 |
109747 |
0 |
0 |
T3 |
170554 |
169862 |
0 |
0 |
T4 |
1229 |
1148 |
0 |
0 |
T5 |
1083 |
1052 |
0 |
0 |
T6 |
2179 |
2017 |
0 |
0 |
T15 |
893 |
843 |
0 |
0 |
T16 |
2013 |
1892 |
0 |
0 |
T17 |
1425 |
1322 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
160646775 |
0 |
2415 |
T1 |
187752 |
187267 |
0 |
3 |
T2 |
109892 |
109744 |
0 |
3 |
T3 |
170554 |
169838 |
0 |
3 |
T4 |
1229 |
1145 |
0 |
3 |
T5 |
1083 |
1049 |
0 |
3 |
T6 |
2179 |
2014 |
0 |
3 |
T15 |
893 |
840 |
0 |
3 |
T16 |
2013 |
1889 |
0 |
3 |
T17 |
1425 |
1319 |
0 |
3 |
T18 |
1730 |
1559 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
160654064 |
0 |
0 |
T1 |
187752 |
187276 |
0 |
0 |
T2 |
109892 |
109747 |
0 |
0 |
T3 |
170554 |
169862 |
0 |
0 |
T4 |
1229 |
1148 |
0 |
0 |
T5 |
1083 |
1052 |
0 |
0 |
T6 |
2179 |
2017 |
0 |
0 |
T15 |
893 |
843 |
0 |
0 |
T16 |
2013 |
1892 |
0 |
0 |
T17 |
1425 |
1322 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
160654064 |
0 |
0 |
T1 |
187752 |
187276 |
0 |
0 |
T2 |
109892 |
109747 |
0 |
0 |
T3 |
170554 |
169862 |
0 |
0 |
T4 |
1229 |
1148 |
0 |
0 |
T5 |
1083 |
1052 |
0 |
0 |
T6 |
2179 |
2017 |
0 |
0 |
T15 |
893 |
843 |
0 |
0 |
T16 |
2013 |
1892 |
0 |
0 |
T17 |
1425 |
1322 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
160654064 |
0 |
0 |
T1 |
187752 |
187276 |
0 |
0 |
T2 |
109892 |
109747 |
0 |
0 |
T3 |
170554 |
169862 |
0 |
0 |
T4 |
1229 |
1148 |
0 |
0 |
T5 |
1083 |
1052 |
0 |
0 |
T6 |
2179 |
2017 |
0 |
0 |
T15 |
893 |
843 |
0 |
0 |
T16 |
2013 |
1892 |
0 |
0 |
T17 |
1425 |
1322 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
160654064 |
0 |
0 |
T1 |
187752 |
187276 |
0 |
0 |
T2 |
109892 |
109747 |
0 |
0 |
T3 |
170554 |
169862 |
0 |
0 |
T4 |
1229 |
1148 |
0 |
0 |
T5 |
1083 |
1052 |
0 |
0 |
T6 |
2179 |
2017 |
0 |
0 |
T15 |
893 |
843 |
0 |
0 |
T16 |
2013 |
1892 |
0 |
0 |
T17 |
1425 |
1322 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
160654064 |
0 |
0 |
T1 |
187752 |
187276 |
0 |
0 |
T2 |
109892 |
109747 |
0 |
0 |
T3 |
170554 |
169862 |
0 |
0 |
T4 |
1229 |
1148 |
0 |
0 |
T5 |
1083 |
1052 |
0 |
0 |
T6 |
2179 |
2017 |
0 |
0 |
T15 |
893 |
843 |
0 |
0 |
T16 |
2013 |
1892 |
0 |
0 |
T17 |
1425 |
1322 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
160654064 |
0 |
0 |
T1 |
187752 |
187276 |
0 |
0 |
T2 |
109892 |
109747 |
0 |
0 |
T3 |
170554 |
169862 |
0 |
0 |
T4 |
1229 |
1148 |
0 |
0 |
T5 |
1083 |
1052 |
0 |
0 |
T6 |
2179 |
2017 |
0 |
0 |
T15 |
893 |
843 |
0 |
0 |
T16 |
2013 |
1892 |
0 |
0 |
T17 |
1425 |
1322 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
160654064 |
0 |
0 |
T1 |
187752 |
187276 |
0 |
0 |
T2 |
109892 |
109747 |
0 |
0 |
T3 |
170554 |
169862 |
0 |
0 |
T4 |
1229 |
1148 |
0 |
0 |
T5 |
1083 |
1052 |
0 |
0 |
T6 |
2179 |
2017 |
0 |
0 |
T15 |
893 |
843 |
0 |
0 |
T16 |
2013 |
1892 |
0 |
0 |
T17 |
1425 |
1322 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162757855 |
160654064 |
0 |
0 |
T1 |
187752 |
187276 |
0 |
0 |
T2 |
109892 |
109747 |
0 |
0 |
T3 |
170554 |
169862 |
0 |
0 |
T4 |
1229 |
1148 |
0 |
0 |
T5 |
1083 |
1052 |
0 |
0 |
T6 |
2179 |
2017 |
0 |
0 |
T15 |
893 |
843 |
0 |
0 |
T16 |
2013 |
1892 |
0 |
0 |
T17 |
1425 |
1322 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
535273251 |
531054386 |
0 |
0 |
T1 |
244224 |
243540 |
0 |
0 |
T2 |
103892 |
103747 |
0 |
0 |
T3 |
348066 |
346656 |
0 |
0 |
T4 |
1266 |
1183 |
0 |
0 |
T5 |
3956 |
3830 |
0 |
0 |
T6 |
2270 |
2101 |
0 |
0 |
T15 |
3726 |
3514 |
0 |
0 |
T16 |
2098 |
1972 |
0 |
0 |
T17 |
2233 |
2050 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
535273251 |
531047213 |
0 |
2415 |
T1 |
244224 |
243531 |
0 |
3 |
T2 |
103892 |
103744 |
0 |
3 |
T3 |
348066 |
346632 |
0 |
3 |
T4 |
1266 |
1180 |
0 |
3 |
T5 |
3956 |
3827 |
0 |
3 |
T6 |
2270 |
2098 |
0 |
3 |
T15 |
3726 |
3511 |
0 |
3 |
T16 |
2098 |
1969 |
0 |
3 |
T17 |
2233 |
2047 |
0 |
3 |
T18 |
1730 |
1559 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
535273251 |
32927 |
0 |
0 |
T1 |
244224 |
31 |
0 |
0 |
T2 |
103892 |
68 |
0 |
0 |
T3 |
348066 |
149 |
0 |
0 |
T4 |
1266 |
7 |
0 |
0 |
T5 |
3956 |
9 |
0 |
0 |
T6 |
2270 |
15 |
0 |
0 |
T15 |
3726 |
5 |
0 |
0 |
T16 |
2098 |
3 |
0 |
0 |
T17 |
2233 |
15 |
0 |
0 |
T18 |
1730 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
535273251 |
531054386 |
0 |
0 |
T1 |
244224 |
243540 |
0 |
0 |
T2 |
103892 |
103747 |
0 |
0 |
T3 |
348066 |
346656 |
0 |
0 |
T4 |
1266 |
1183 |
0 |
0 |
T5 |
3956 |
3830 |
0 |
0 |
T6 |
2270 |
2101 |
0 |
0 |
T15 |
3726 |
3514 |
0 |
0 |
T16 |
2098 |
1972 |
0 |
0 |
T17 |
2233 |
2050 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
535273251 |
531054386 |
0 |
0 |
T1 |
244224 |
243540 |
0 |
0 |
T2 |
103892 |
103747 |
0 |
0 |
T3 |
348066 |
346656 |
0 |
0 |
T4 |
1266 |
1183 |
0 |
0 |
T5 |
3956 |
3830 |
0 |
0 |
T6 |
2270 |
2101 |
0 |
0 |
T15 |
3726 |
3514 |
0 |
0 |
T16 |
2098 |
1972 |
0 |
0 |
T17 |
2233 |
2050 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
535273251 |
531054386 |
0 |
0 |
T1 |
244224 |
243540 |
0 |
0 |
T2 |
103892 |
103747 |
0 |
0 |
T3 |
348066 |
346656 |
0 |
0 |
T4 |
1266 |
1183 |
0 |
0 |
T5 |
3956 |
3830 |
0 |
0 |
T6 |
2270 |
2101 |
0 |
0 |
T15 |
3726 |
3514 |
0 |
0 |
T16 |
2098 |
1972 |
0 |
0 |
T17 |
2233 |
2050 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
535273251 |
531047213 |
0 |
2415 |
T1 |
244224 |
243531 |
0 |
3 |
T2 |
103892 |
103744 |
0 |
3 |
T3 |
348066 |
346632 |
0 |
3 |
T4 |
1266 |
1180 |
0 |
3 |
T5 |
3956 |
3827 |
0 |
3 |
T6 |
2270 |
2098 |
0 |
3 |
T15 |
3726 |
3511 |
0 |
3 |
T16 |
2098 |
1969 |
0 |
3 |
T17 |
2233 |
2047 |
0 |
3 |
T18 |
1730 |
1559 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
535273251 |
32545 |
0 |
0 |
T1 |
244224 |
35 |
0 |
0 |
T2 |
103892 |
61 |
0 |
0 |
T3 |
348066 |
92 |
0 |
0 |
T4 |
1266 |
9 |
0 |
0 |
T5 |
3956 |
9 |
0 |
0 |
T6 |
2270 |
11 |
0 |
0 |
T15 |
3726 |
3 |
0 |
0 |
T16 |
2098 |
3 |
0 |
0 |
T17 |
2233 |
15 |
0 |
0 |
T18 |
1730 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
535273251 |
531054386 |
0 |
0 |
T1 |
244224 |
243540 |
0 |
0 |
T2 |
103892 |
103747 |
0 |
0 |
T3 |
348066 |
346656 |
0 |
0 |
T4 |
1266 |
1183 |
0 |
0 |
T5 |
3956 |
3830 |
0 |
0 |
T6 |
2270 |
2101 |
0 |
0 |
T15 |
3726 |
3514 |
0 |
0 |
T16 |
2098 |
1972 |
0 |
0 |
T17 |
2233 |
2050 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
535273251 |
531054386 |
0 |
0 |
T1 |
244224 |
243540 |
0 |
0 |
T2 |
103892 |
103747 |
0 |
0 |
T3 |
348066 |
346656 |
0 |
0 |
T4 |
1266 |
1183 |
0 |
0 |
T5 |
3956 |
3830 |
0 |
0 |
T6 |
2270 |
2101 |
0 |
0 |
T15 |
3726 |
3514 |
0 |
0 |
T16 |
2098 |
1972 |
0 |
0 |
T17 |
2233 |
2050 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
535273251 |
531054386 |
0 |
0 |
T1 |
244224 |
243540 |
0 |
0 |
T2 |
103892 |
103747 |
0 |
0 |
T3 |
348066 |
346656 |
0 |
0 |
T4 |
1266 |
1183 |
0 |
0 |
T5 |
3956 |
3830 |
0 |
0 |
T6 |
2270 |
2101 |
0 |
0 |
T15 |
3726 |
3514 |
0 |
0 |
T16 |
2098 |
1972 |
0 |
0 |
T17 |
2233 |
2050 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
535273251 |
531047213 |
0 |
2415 |
T1 |
244224 |
243531 |
0 |
3 |
T2 |
103892 |
103744 |
0 |
3 |
T3 |
348066 |
346632 |
0 |
3 |
T4 |
1266 |
1180 |
0 |
3 |
T5 |
3956 |
3827 |
0 |
3 |
T6 |
2270 |
2098 |
0 |
3 |
T15 |
3726 |
3511 |
0 |
3 |
T16 |
2098 |
1969 |
0 |
3 |
T17 |
2233 |
2047 |
0 |
3 |
T18 |
1730 |
1559 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
535273251 |
32975 |
0 |
0 |
T1 |
244224 |
42 |
0 |
0 |
T2 |
103892 |
73 |
0 |
0 |
T3 |
348066 |
107 |
0 |
0 |
T4 |
1266 |
7 |
0 |
0 |
T5 |
3956 |
9 |
0 |
0 |
T6 |
2270 |
13 |
0 |
0 |
T15 |
3726 |
5 |
0 |
0 |
T16 |
2098 |
3 |
0 |
0 |
T17 |
2233 |
11 |
0 |
0 |
T18 |
1730 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
535273251 |
531054386 |
0 |
0 |
T1 |
244224 |
243540 |
0 |
0 |
T2 |
103892 |
103747 |
0 |
0 |
T3 |
348066 |
346656 |
0 |
0 |
T4 |
1266 |
1183 |
0 |
0 |
T5 |
3956 |
3830 |
0 |
0 |
T6 |
2270 |
2101 |
0 |
0 |
T15 |
3726 |
3514 |
0 |
0 |
T16 |
2098 |
1972 |
0 |
0 |
T17 |
2233 |
2050 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
535273251 |
531054386 |
0 |
0 |
T1 |
244224 |
243540 |
0 |
0 |
T2 |
103892 |
103747 |
0 |
0 |
T3 |
348066 |
346656 |
0 |
0 |
T4 |
1266 |
1183 |
0 |
0 |
T5 |
3956 |
3830 |
0 |
0 |
T6 |
2270 |
2101 |
0 |
0 |
T15 |
3726 |
3514 |
0 |
0 |
T16 |
2098 |
1972 |
0 |
0 |
T17 |
2233 |
2050 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
535273251 |
531054386 |
0 |
0 |
T1 |
244224 |
243540 |
0 |
0 |
T2 |
103892 |
103747 |
0 |
0 |
T3 |
348066 |
346656 |
0 |
0 |
T4 |
1266 |
1183 |
0 |
0 |
T5 |
3956 |
3830 |
0 |
0 |
T6 |
2270 |
2101 |
0 |
0 |
T15 |
3726 |
3514 |
0 |
0 |
T16 |
2098 |
1972 |
0 |
0 |
T17 |
2233 |
2050 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
535273251 |
531047213 |
0 |
2415 |
T1 |
244224 |
243531 |
0 |
3 |
T2 |
103892 |
103744 |
0 |
3 |
T3 |
348066 |
346632 |
0 |
3 |
T4 |
1266 |
1180 |
0 |
3 |
T5 |
3956 |
3827 |
0 |
3 |
T6 |
2270 |
2098 |
0 |
3 |
T15 |
3726 |
3511 |
0 |
3 |
T16 |
2098 |
1969 |
0 |
3 |
T17 |
2233 |
2047 |
0 |
3 |
T18 |
1730 |
1559 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
535273251 |
33157 |
0 |
0 |
T1 |
244224 |
42 |
0 |
0 |
T2 |
103892 |
71 |
0 |
0 |
T3 |
348066 |
102 |
0 |
0 |
T4 |
1266 |
6 |
0 |
0 |
T5 |
3956 |
13 |
0 |
0 |
T6 |
2270 |
13 |
0 |
0 |
T15 |
3726 |
3 |
0 |
0 |
T16 |
2098 |
3 |
0 |
0 |
T17 |
2233 |
19 |
0 |
0 |
T18 |
1730 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
535273251 |
531054386 |
0 |
0 |
T1 |
244224 |
243540 |
0 |
0 |
T2 |
103892 |
103747 |
0 |
0 |
T3 |
348066 |
346656 |
0 |
0 |
T4 |
1266 |
1183 |
0 |
0 |
T5 |
3956 |
3830 |
0 |
0 |
T6 |
2270 |
2101 |
0 |
0 |
T15 |
3726 |
3514 |
0 |
0 |
T16 |
2098 |
1972 |
0 |
0 |
T17 |
2233 |
2050 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
535273251 |
531054386 |
0 |
0 |
T1 |
244224 |
243540 |
0 |
0 |
T2 |
103892 |
103747 |
0 |
0 |
T3 |
348066 |
346656 |
0 |
0 |
T4 |
1266 |
1183 |
0 |
0 |
T5 |
3956 |
3830 |
0 |
0 |
T6 |
2270 |
2101 |
0 |
0 |
T15 |
3726 |
3514 |
0 |
0 |
T16 |
2098 |
1972 |
0 |
0 |
T17 |
2233 |
2050 |
0 |
0 |
T18 |
1730 |
1562 |
0 |
0 |