Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_lost_calib_regwen_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_lost_calib_regwen_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_lost_calib_regwen_sva_if 100.00 100.00



Module Instance : tb.dut.clkmgr_lost_calib_regwen_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : clkmgr_lost_calib_regwen_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
RegwenOff_A 162757855 19777230 0 57


RegwenOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 162757855 19777230 0 57
T1 187752 8922 0 0
T2 109892 63408 0 0
T3 170554 31612 0 1
T8 0 52901 0 0
T9 0 39856 0 0
T10 0 13165 0 1
T11 0 13364 0 0
T12 0 60336 0 0
T13 0 36234 0 1
T15 893 0 0 0
T16 2013 0 0 0
T17 1425 0 0 0
T18 1730 0 0 0
T19 1712 0 0 0
T20 1167 0 0 0
T21 1568 0 0 0
T23 0 1240 0 1
T80 0 0 0 1
T120 0 0 0 1
T121 0 0 0 1
T122 0 0 0 1
T123 0 0 0 1
T124 0 0 0 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%