Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
890352 |
0 |
0 |
T1 |
1325509 |
984 |
0 |
0 |
T2 |
3247728 |
3908 |
0 |
0 |
T3 |
1774035 |
710 |
0 |
0 |
T8 |
0 |
4419 |
0 |
0 |
T9 |
0 |
4811 |
0 |
0 |
T10 |
0 |
570 |
0 |
0 |
T11 |
0 |
536 |
0 |
0 |
T12 |
0 |
5802 |
0 |
0 |
T15 |
17333 |
0 |
0 |
0 |
T16 |
12457 |
0 |
0 |
0 |
T17 |
11962 |
0 |
0 |
0 |
T18 |
10532 |
0 |
0 |
0 |
T19 |
17448 |
0 |
0 |
0 |
T20 |
21527 |
0 |
0 |
0 |
T21 |
15856 |
0 |
0 |
0 |
T22 |
0 |
160 |
0 |
0 |
T23 |
0 |
154 |
0 |
0 |
T55 |
31050 |
2 |
0 |
0 |
T56 |
34410 |
1 |
0 |
0 |
T57 |
3599 |
0 |
0 |
0 |
T58 |
22845 |
1 |
0 |
0 |
T59 |
6488 |
2 |
0 |
0 |
T61 |
15798 |
1 |
0 |
0 |
T62 |
40341 |
1 |
0 |
0 |
T64 |
15354 |
1 |
0 |
0 |
T65 |
21609 |
2 |
0 |
0 |
T74 |
0 |
152 |
0 |
0 |
T126 |
6470 |
1 |
0 |
0 |
T127 |
18435 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
889361 |
0 |
0 |
T1 |
917415 |
984 |
0 |
0 |
T2 |
1124978 |
3908 |
0 |
0 |
T3 |
943471 |
710 |
0 |
0 |
T8 |
0 |
4422 |
0 |
0 |
T9 |
0 |
4778 |
0 |
0 |
T10 |
0 |
570 |
0 |
0 |
T11 |
0 |
536 |
0 |
0 |
T12 |
0 |
5802 |
0 |
0 |
T15 |
7360 |
0 |
0 |
0 |
T16 |
10076 |
0 |
0 |
0 |
T17 |
7978 |
0 |
0 |
0 |
T18 |
8627 |
0 |
0 |
0 |
T19 |
10241 |
0 |
0 |
0 |
T20 |
9321 |
0 |
0 |
0 |
T21 |
9342 |
0 |
0 |
0 |
T22 |
0 |
160 |
0 |
0 |
T23 |
0 |
154 |
0 |
0 |
T55 |
29458 |
2 |
0 |
0 |
T56 |
11986 |
1 |
0 |
0 |
T57 |
1608 |
0 |
0 |
0 |
T58 |
68033 |
1 |
0 |
0 |
T59 |
18360 |
2 |
0 |
0 |
T61 |
10020 |
1 |
0 |
0 |
T62 |
30453 |
1 |
0 |
0 |
T64 |
6302 |
1 |
0 |
0 |
T65 |
15593 |
2 |
0 |
0 |
T74 |
0 |
152 |
0 |
0 |
T126 |
6268 |
1 |
0 |
0 |
T127 |
15440 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506763132 |
23630 |
0 |
0 |
T1 |
217168 |
44 |
0 |
0 |
T2 |
899418 |
184 |
0 |
0 |
T3 |
334132 |
54 |
0 |
0 |
T8 |
0 |
257 |
0 |
0 |
T9 |
0 |
241 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
3577 |
0 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
2181 |
0 |
0 |
0 |
T18 |
1661 |
0 |
0 |
0 |
T19 |
3288 |
0 |
0 |
0 |
T20 |
4485 |
0 |
0 |
0 |
T21 |
3012 |
0 |
0 |
0 |
T22 |
0 |
32 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163714608 |
23630 |
0 |
0 |
T1 |
187752 |
44 |
0 |
0 |
T2 |
109892 |
184 |
0 |
0 |
T3 |
170554 |
54 |
0 |
0 |
T8 |
0 |
257 |
0 |
0 |
T9 |
0 |
241 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
893 |
0 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1425 |
0 |
0 |
0 |
T18 |
1730 |
0 |
0 |
0 |
T19 |
1712 |
0 |
0 |
0 |
T20 |
1167 |
0 |
0 |
0 |
T21 |
1568 |
0 |
0 |
0 |
T22 |
0 |
32 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506763132 |
29288 |
0 |
0 |
T1 |
217168 |
44 |
0 |
0 |
T2 |
899418 |
184 |
0 |
0 |
T3 |
334132 |
54 |
0 |
0 |
T8 |
0 |
265 |
0 |
0 |
T9 |
0 |
246 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
3577 |
0 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
2181 |
0 |
0 |
0 |
T18 |
1661 |
0 |
0 |
0 |
T19 |
3288 |
0 |
0 |
0 |
T20 |
4485 |
0 |
0 |
0 |
T21 |
3012 |
0 |
0 |
0 |
T22 |
0 |
64 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163714608 |
29304 |
0 |
0 |
T1 |
187752 |
44 |
0 |
0 |
T2 |
109892 |
184 |
0 |
0 |
T3 |
170554 |
54 |
0 |
0 |
T8 |
0 |
265 |
0 |
0 |
T9 |
0 |
246 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
893 |
0 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1425 |
0 |
0 |
0 |
T18 |
1730 |
0 |
0 |
0 |
T19 |
1712 |
0 |
0 |
0 |
T20 |
1167 |
0 |
0 |
0 |
T21 |
1568 |
0 |
0 |
0 |
T22 |
0 |
64 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163714608 |
29274 |
0 |
0 |
T1 |
187752 |
44 |
0 |
0 |
T2 |
109892 |
184 |
0 |
0 |
T3 |
170554 |
54 |
0 |
0 |
T8 |
0 |
265 |
0 |
0 |
T9 |
0 |
246 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
893 |
0 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1425 |
0 |
0 |
0 |
T18 |
1730 |
0 |
0 |
0 |
T19 |
1712 |
0 |
0 |
0 |
T20 |
1167 |
0 |
0 |
0 |
T21 |
1568 |
0 |
0 |
0 |
T22 |
0 |
64 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506763132 |
29290 |
0 |
0 |
T1 |
217168 |
44 |
0 |
0 |
T2 |
899418 |
184 |
0 |
0 |
T3 |
334132 |
54 |
0 |
0 |
T8 |
0 |
265 |
0 |
0 |
T9 |
0 |
246 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
3577 |
0 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
2181 |
0 |
0 |
0 |
T18 |
1661 |
0 |
0 |
0 |
T19 |
3288 |
0 |
0 |
0 |
T20 |
4485 |
0 |
0 |
0 |
T21 |
3012 |
0 |
0 |
0 |
T22 |
0 |
64 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
252643934 |
23630 |
0 |
0 |
T1 |
108581 |
44 |
0 |
0 |
T2 |
449920 |
184 |
0 |
0 |
T3 |
166829 |
54 |
0 |
0 |
T8 |
0 |
257 |
0 |
0 |
T9 |
0 |
241 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
1832 |
0 |
0 |
0 |
T16 |
960 |
0 |
0 |
0 |
T17 |
1044 |
0 |
0 |
0 |
T18 |
818 |
0 |
0 |
0 |
T19 |
1625 |
0 |
0 |
0 |
T20 |
2230 |
0 |
0 |
0 |
T21 |
1460 |
0 |
0 |
0 |
T22 |
0 |
32 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163714608 |
23630 |
0 |
0 |
T1 |
187752 |
44 |
0 |
0 |
T2 |
109892 |
184 |
0 |
0 |
T3 |
170554 |
54 |
0 |
0 |
T8 |
0 |
257 |
0 |
0 |
T9 |
0 |
241 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
893 |
0 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1425 |
0 |
0 |
0 |
T18 |
1730 |
0 |
0 |
0 |
T19 |
1712 |
0 |
0 |
0 |
T20 |
1167 |
0 |
0 |
0 |
T21 |
1568 |
0 |
0 |
0 |
T22 |
0 |
32 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
252643934 |
29130 |
0 |
0 |
T1 |
108581 |
44 |
0 |
0 |
T2 |
449920 |
184 |
0 |
0 |
T3 |
166829 |
54 |
0 |
0 |
T8 |
0 |
265 |
0 |
0 |
T9 |
0 |
246 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
1832 |
0 |
0 |
0 |
T16 |
960 |
0 |
0 |
0 |
T17 |
1044 |
0 |
0 |
0 |
T18 |
818 |
0 |
0 |
0 |
T19 |
1625 |
0 |
0 |
0 |
T20 |
2230 |
0 |
0 |
0 |
T21 |
1460 |
0 |
0 |
0 |
T22 |
0 |
64 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163714608 |
29155 |
0 |
0 |
T1 |
187752 |
44 |
0 |
0 |
T2 |
109892 |
184 |
0 |
0 |
T3 |
170554 |
54 |
0 |
0 |
T8 |
0 |
265 |
0 |
0 |
T9 |
0 |
246 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
893 |
0 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1425 |
0 |
0 |
0 |
T18 |
1730 |
0 |
0 |
0 |
T19 |
1712 |
0 |
0 |
0 |
T20 |
1167 |
0 |
0 |
0 |
T21 |
1568 |
0 |
0 |
0 |
T22 |
0 |
64 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163714608 |
29122 |
0 |
0 |
T1 |
187752 |
44 |
0 |
0 |
T2 |
109892 |
184 |
0 |
0 |
T3 |
170554 |
54 |
0 |
0 |
T8 |
0 |
265 |
0 |
0 |
T9 |
0 |
246 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
893 |
0 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1425 |
0 |
0 |
0 |
T18 |
1730 |
0 |
0 |
0 |
T19 |
1712 |
0 |
0 |
0 |
T20 |
1167 |
0 |
0 |
0 |
T21 |
1568 |
0 |
0 |
0 |
T22 |
0 |
64 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
252643934 |
29132 |
0 |
0 |
T1 |
108581 |
44 |
0 |
0 |
T2 |
449920 |
184 |
0 |
0 |
T3 |
166829 |
54 |
0 |
0 |
T8 |
0 |
265 |
0 |
0 |
T9 |
0 |
246 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
1832 |
0 |
0 |
0 |
T16 |
960 |
0 |
0 |
0 |
T17 |
1044 |
0 |
0 |
0 |
T18 |
818 |
0 |
0 |
0 |
T19 |
1625 |
0 |
0 |
0 |
T20 |
2230 |
0 |
0 |
0 |
T21 |
1460 |
0 |
0 |
0 |
T22 |
0 |
64 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126321323 |
23630 |
0 |
0 |
T1 |
54290 |
44 |
0 |
0 |
T2 |
224958 |
184 |
0 |
0 |
T3 |
83414 |
54 |
0 |
0 |
T8 |
0 |
257 |
0 |
0 |
T9 |
0 |
241 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
916 |
0 |
0 |
0 |
T16 |
480 |
0 |
0 |
0 |
T17 |
522 |
0 |
0 |
0 |
T18 |
409 |
0 |
0 |
0 |
T19 |
812 |
0 |
0 |
0 |
T20 |
1115 |
0 |
0 |
0 |
T21 |
730 |
0 |
0 |
0 |
T22 |
0 |
32 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163714608 |
23630 |
0 |
0 |
T1 |
187752 |
44 |
0 |
0 |
T2 |
109892 |
184 |
0 |
0 |
T3 |
170554 |
54 |
0 |
0 |
T8 |
0 |
257 |
0 |
0 |
T9 |
0 |
241 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
893 |
0 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1425 |
0 |
0 |
0 |
T18 |
1730 |
0 |
0 |
0 |
T19 |
1712 |
0 |
0 |
0 |
T20 |
1167 |
0 |
0 |
0 |
T21 |
1568 |
0 |
0 |
0 |
T22 |
0 |
32 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126321323 |
29142 |
0 |
0 |
T1 |
54290 |
44 |
0 |
0 |
T2 |
224958 |
184 |
0 |
0 |
T3 |
83414 |
54 |
0 |
0 |
T8 |
0 |
265 |
0 |
0 |
T9 |
0 |
246 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
916 |
0 |
0 |
0 |
T16 |
480 |
0 |
0 |
0 |
T17 |
522 |
0 |
0 |
0 |
T18 |
409 |
0 |
0 |
0 |
T19 |
812 |
0 |
0 |
0 |
T20 |
1115 |
0 |
0 |
0 |
T21 |
730 |
0 |
0 |
0 |
T22 |
0 |
64 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163714608 |
29173 |
0 |
0 |
T1 |
187752 |
44 |
0 |
0 |
T2 |
109892 |
184 |
0 |
0 |
T3 |
170554 |
54 |
0 |
0 |
T8 |
0 |
265 |
0 |
0 |
T9 |
0 |
246 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
893 |
0 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1425 |
0 |
0 |
0 |
T18 |
1730 |
0 |
0 |
0 |
T19 |
1712 |
0 |
0 |
0 |
T20 |
1167 |
0 |
0 |
0 |
T21 |
1568 |
0 |
0 |
0 |
T22 |
0 |
64 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163714608 |
29143 |
0 |
0 |
T1 |
187752 |
44 |
0 |
0 |
T2 |
109892 |
184 |
0 |
0 |
T3 |
170554 |
54 |
0 |
0 |
T8 |
0 |
265 |
0 |
0 |
T9 |
0 |
246 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
893 |
0 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1425 |
0 |
0 |
0 |
T18 |
1730 |
0 |
0 |
0 |
T19 |
1712 |
0 |
0 |
0 |
T20 |
1167 |
0 |
0 |
0 |
T21 |
1568 |
0 |
0 |
0 |
T22 |
0 |
64 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126321323 |
29150 |
0 |
0 |
T1 |
54290 |
44 |
0 |
0 |
T2 |
224958 |
184 |
0 |
0 |
T3 |
83414 |
54 |
0 |
0 |
T8 |
0 |
265 |
0 |
0 |
T9 |
0 |
246 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
916 |
0 |
0 |
0 |
T16 |
480 |
0 |
0 |
0 |
T17 |
522 |
0 |
0 |
0 |
T18 |
409 |
0 |
0 |
0 |
T19 |
812 |
0 |
0 |
0 |
T20 |
1115 |
0 |
0 |
0 |
T21 |
730 |
0 |
0 |
0 |
T22 |
0 |
64 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
537929026 |
23630 |
0 |
0 |
T1 |
244224 |
44 |
0 |
0 |
T2 |
103892 |
184 |
0 |
0 |
T3 |
348066 |
54 |
0 |
0 |
T8 |
0 |
257 |
0 |
0 |
T9 |
0 |
241 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
3726 |
0 |
0 |
0 |
T16 |
2098 |
0 |
0 |
0 |
T17 |
2233 |
0 |
0 |
0 |
T18 |
1730 |
0 |
0 |
0 |
T19 |
3425 |
0 |
0 |
0 |
T20 |
4673 |
0 |
0 |
0 |
T21 |
3138 |
0 |
0 |
0 |
T22 |
0 |
32 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163714608 |
23630 |
0 |
0 |
T1 |
187752 |
44 |
0 |
0 |
T2 |
109892 |
184 |
0 |
0 |
T3 |
170554 |
54 |
0 |
0 |
T8 |
0 |
257 |
0 |
0 |
T9 |
0 |
241 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
893 |
0 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1425 |
0 |
0 |
0 |
T18 |
1730 |
0 |
0 |
0 |
T19 |
1712 |
0 |
0 |
0 |
T20 |
1167 |
0 |
0 |
0 |
T21 |
1568 |
0 |
0 |
0 |
T22 |
0 |
32 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
537929026 |
29308 |
0 |
0 |
T1 |
244224 |
44 |
0 |
0 |
T2 |
103892 |
184 |
0 |
0 |
T3 |
348066 |
54 |
0 |
0 |
T8 |
0 |
265 |
0 |
0 |
T9 |
0 |
246 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
3726 |
0 |
0 |
0 |
T16 |
2098 |
0 |
0 |
0 |
T17 |
2233 |
0 |
0 |
0 |
T18 |
1730 |
0 |
0 |
0 |
T19 |
3425 |
0 |
0 |
0 |
T20 |
4673 |
0 |
0 |
0 |
T21 |
3138 |
0 |
0 |
0 |
T22 |
0 |
64 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163714608 |
29326 |
0 |
0 |
T1 |
187752 |
44 |
0 |
0 |
T2 |
109892 |
184 |
0 |
0 |
T3 |
170554 |
54 |
0 |
0 |
T8 |
0 |
265 |
0 |
0 |
T9 |
0 |
246 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
893 |
0 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1425 |
0 |
0 |
0 |
T18 |
1730 |
0 |
0 |
0 |
T19 |
1712 |
0 |
0 |
0 |
T20 |
1167 |
0 |
0 |
0 |
T21 |
1568 |
0 |
0 |
0 |
T22 |
0 |
64 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163714608 |
29302 |
0 |
0 |
T1 |
187752 |
44 |
0 |
0 |
T2 |
109892 |
184 |
0 |
0 |
T3 |
170554 |
54 |
0 |
0 |
T8 |
0 |
265 |
0 |
0 |
T9 |
0 |
246 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
893 |
0 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1425 |
0 |
0 |
0 |
T18 |
1730 |
0 |
0 |
0 |
T19 |
1712 |
0 |
0 |
0 |
T20 |
1167 |
0 |
0 |
0 |
T21 |
1568 |
0 |
0 |
0 |
T22 |
0 |
64 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
537929026 |
29311 |
0 |
0 |
T1 |
244224 |
44 |
0 |
0 |
T2 |
103892 |
184 |
0 |
0 |
T3 |
348066 |
54 |
0 |
0 |
T8 |
0 |
265 |
0 |
0 |
T9 |
0 |
246 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
3726 |
0 |
0 |
0 |
T16 |
2098 |
0 |
0 |
0 |
T17 |
2233 |
0 |
0 |
0 |
T18 |
1730 |
0 |
0 |
0 |
T19 |
3425 |
0 |
0 |
0 |
T20 |
4673 |
0 |
0 |
0 |
T21 |
3138 |
0 |
0 |
0 |
T22 |
0 |
64 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
258343329 |
23301 |
0 |
0 |
T1 |
122989 |
44 |
0 |
0 |
T2 |
498691 |
184 |
0 |
0 |
T3 |
167074 |
54 |
0 |
0 |
T8 |
0 |
257 |
0 |
0 |
T9 |
0 |
241 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
1788 |
0 |
0 |
0 |
T16 |
1007 |
0 |
0 |
0 |
T17 |
1105 |
0 |
0 |
0 |
T18 |
831 |
0 |
0 |
0 |
T19 |
1643 |
0 |
0 |
0 |
T20 |
2242 |
0 |
0 |
0 |
T21 |
1506 |
0 |
0 |
0 |
T22 |
0 |
16 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163714608 |
23630 |
0 |
0 |
T1 |
187752 |
44 |
0 |
0 |
T2 |
109892 |
184 |
0 |
0 |
T3 |
170554 |
54 |
0 |
0 |
T8 |
0 |
257 |
0 |
0 |
T9 |
0 |
241 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
893 |
0 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1425 |
0 |
0 |
0 |
T18 |
1730 |
0 |
0 |
0 |
T19 |
1712 |
0 |
0 |
0 |
T20 |
1167 |
0 |
0 |
0 |
T21 |
1568 |
0 |
0 |
0 |
T22 |
0 |
32 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
258343329 |
29044 |
0 |
0 |
T1 |
122989 |
44 |
0 |
0 |
T2 |
498691 |
184 |
0 |
0 |
T3 |
167074 |
54 |
0 |
0 |
T8 |
0 |
265 |
0 |
0 |
T9 |
0 |
246 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
1788 |
0 |
0 |
0 |
T16 |
1007 |
0 |
0 |
0 |
T17 |
1105 |
0 |
0 |
0 |
T18 |
831 |
0 |
0 |
0 |
T19 |
1643 |
0 |
0 |
0 |
T20 |
2242 |
0 |
0 |
0 |
T21 |
1506 |
0 |
0 |
0 |
T22 |
0 |
59 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163714608 |
29168 |
0 |
0 |
T1 |
187752 |
44 |
0 |
0 |
T2 |
109892 |
184 |
0 |
0 |
T3 |
170554 |
54 |
0 |
0 |
T8 |
0 |
265 |
0 |
0 |
T9 |
0 |
246 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
893 |
0 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1425 |
0 |
0 |
0 |
T18 |
1730 |
0 |
0 |
0 |
T19 |
1712 |
0 |
0 |
0 |
T20 |
1167 |
0 |
0 |
0 |
T21 |
1568 |
0 |
0 |
0 |
T22 |
0 |
64 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163714608 |
28893 |
0 |
0 |
T1 |
187752 |
44 |
0 |
0 |
T2 |
109892 |
184 |
0 |
0 |
T3 |
170554 |
54 |
0 |
0 |
T8 |
0 |
265 |
0 |
0 |
T9 |
0 |
246 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
893 |
0 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
1425 |
0 |
0 |
0 |
T18 |
1730 |
0 |
0 |
0 |
T19 |
1712 |
0 |
0 |
0 |
T20 |
1167 |
0 |
0 |
0 |
T21 |
1568 |
0 |
0 |
0 |
T22 |
0 |
54 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
258343329 |
29067 |
0 |
0 |
T1 |
122989 |
44 |
0 |
0 |
T2 |
498691 |
184 |
0 |
0 |
T3 |
167074 |
54 |
0 |
0 |
T8 |
0 |
265 |
0 |
0 |
T9 |
0 |
246 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
294 |
0 |
0 |
T15 |
1788 |
0 |
0 |
0 |
T16 |
1007 |
0 |
0 |
0 |
T17 |
1105 |
0 |
0 |
0 |
T18 |
831 |
0 |
0 |
0 |
T19 |
1643 |
0 |
0 |
0 |
T20 |
2242 |
0 |
0 |
0 |
T21 |
1506 |
0 |
0 |
0 |
T22 |
0 |
60 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T57,T60,T61 |
1 | 0 | Covered | T57,T60,T61 |
1 | 1 | Covered | T58,T128,T129 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T57,T60,T61 |
1 | 0 | Covered | T58,T128,T129 |
1 | 1 | Covered | T57,T60,T61 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163714608 |
35 |
0 |
0 |
T57 |
3599 |
1 |
0 |
0 |
T58 |
7615 |
2 |
0 |
0 |
T60 |
5606 |
1 |
0 |
0 |
T61 |
7899 |
2 |
0 |
0 |
T62 |
13447 |
2 |
0 |
0 |
T63 |
6529 |
1 |
0 |
0 |
T64 |
7677 |
1 |
0 |
0 |
T126 |
3235 |
1 |
0 |
0 |
T127 |
6145 |
2 |
0 |
0 |
T128 |
6099 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506763132 |
35 |
0 |
0 |
T57 |
7050 |
1 |
0 |
0 |
T58 |
56233 |
2 |
0 |
0 |
T60 |
38443 |
1 |
0 |
0 |
T61 |
11489 |
2 |
0 |
0 |
T62 |
25817 |
2 |
0 |
0 |
T63 |
6395 |
1 |
0 |
0 |
T64 |
7444 |
1 |
0 |
0 |
T126 |
7222 |
1 |
0 |
0 |
T127 |
14045 |
2 |
0 |
0 |
T128 |
11949 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T56,T60,T58 |
1 | 0 | Covered | T56,T60,T58 |
1 | 1 | Covered | T127,T130 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T56,T60,T58 |
1 | 0 | Covered | T127,T130 |
1 | 1 | Covered | T56,T60,T58 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163714608 |
30 |
0 |
0 |
T56 |
11470 |
1 |
0 |
0 |
T58 |
7615 |
1 |
0 |
0 |
T60 |
5606 |
1 |
0 |
0 |
T62 |
13447 |
2 |
0 |
0 |
T63 |
6529 |
2 |
0 |
0 |
T64 |
7677 |
1 |
0 |
0 |
T126 |
3235 |
1 |
0 |
0 |
T127 |
6145 |
2 |
0 |
0 |
T128 |
6099 |
2 |
0 |
0 |
T131 |
6266 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506763132 |
30 |
0 |
0 |
T56 |
11589 |
1 |
0 |
0 |
T58 |
56233 |
1 |
0 |
0 |
T60 |
38443 |
1 |
0 |
0 |
T62 |
25817 |
2 |
0 |
0 |
T63 |
6395 |
2 |
0 |
0 |
T64 |
7444 |
1 |
0 |
0 |
T126 |
7222 |
1 |
0 |
0 |
T127 |
14045 |
2 |
0 |
0 |
T128 |
11949 |
2 |
0 |
0 |
T131 |
12031 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T55,T56,T61 |
1 | 0 | Covered | T55,T56,T61 |
1 | 1 | Covered | T59,T128 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T55,T56,T61 |
1 | 0 | Covered | T59,T128 |
1 | 1 | Covered | T55,T56,T61 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163714608 |
30 |
0 |
0 |
T55 |
15525 |
2 |
0 |
0 |
T56 |
11470 |
1 |
0 |
0 |
T58 |
7615 |
1 |
0 |
0 |
T59 |
3244 |
2 |
0 |
0 |
T61 |
7899 |
1 |
0 |
0 |
T62 |
13447 |
1 |
0 |
0 |
T64 |
7677 |
1 |
0 |
0 |
T65 |
7203 |
2 |
0 |
0 |
T126 |
3235 |
1 |
0 |
0 |
T127 |
6145 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
252643934 |
30 |
0 |
0 |
T55 |
14729 |
2 |
0 |
0 |
T56 |
4794 |
1 |
0 |
0 |
T58 |
27214 |
1 |
0 |
0 |
T59 |
9180 |
2 |
0 |
0 |
T61 |
5010 |
1 |
0 |
0 |
T62 |
12181 |
1 |
0 |
0 |
T64 |
3151 |
1 |
0 |
0 |
T65 |
6237 |
2 |
0 |
0 |
T126 |
3134 |
1 |
0 |
0 |
T127 |
6176 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T55,T56,T61 |
1 | 0 | Covered | T55,T56,T61 |
1 | 1 | Covered | T64,T127,T128 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T55,T56,T61 |
1 | 0 | Covered | T64,T127,T128 |
1 | 1 | Covered | T55,T56,T61 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163714608 |
35 |
0 |
0 |
T55 |
15525 |
2 |
0 |
0 |
T56 |
11470 |
3 |
0 |
0 |
T58 |
7615 |
1 |
0 |
0 |
T59 |
3244 |
1 |
0 |
0 |
T61 |
7899 |
1 |
0 |
0 |
T62 |
13447 |
1 |
0 |
0 |
T64 |
7677 |
2 |
0 |
0 |
T65 |
7203 |
2 |
0 |
0 |
T126 |
3235 |
1 |
0 |
0 |
T127 |
6145 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
252643934 |
35 |
0 |
0 |
T55 |
14729 |
2 |
0 |
0 |
T56 |
4794 |
3 |
0 |
0 |
T58 |
27214 |
1 |
0 |
0 |
T59 |
9180 |
1 |
0 |
0 |
T61 |
5010 |
1 |
0 |
0 |
T62 |
12181 |
1 |
0 |
0 |
T64 |
3151 |
2 |
0 |
0 |
T65 |
6237 |
2 |
0 |
0 |
T126 |
3134 |
1 |
0 |
0 |
T127 |
6176 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T56,T57,T58 |
1 | 0 | Covered | T56,T57,T58 |
1 | 1 | Covered | T65,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T56,T57,T58 |
1 | 0 | Covered | T65,T132 |
1 | 1 | Covered | T56,T57,T58 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163714608 |
40 |
0 |
0 |
T56 |
11470 |
1 |
0 |
0 |
T57 |
3599 |
2 |
0 |
0 |
T58 |
7615 |
1 |
0 |
0 |
T62 |
13447 |
2 |
0 |
0 |
T65 |
7203 |
3 |
0 |
0 |
T127 |
6145 |
2 |
0 |
0 |
T128 |
6099 |
2 |
0 |
0 |
T132 |
3411 |
2 |
0 |
0 |
T133 |
8928 |
1 |
0 |
0 |
T134 |
9454 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126321323 |
40 |
0 |
0 |
T56 |
2398 |
1 |
0 |
0 |
T57 |
1608 |
2 |
0 |
0 |
T58 |
13605 |
1 |
0 |
0 |
T62 |
6091 |
2 |
0 |
0 |
T65 |
3119 |
3 |
0 |
0 |
T127 |
3088 |
2 |
0 |
0 |
T128 |
2655 |
2 |
0 |
0 |
T132 |
1512 |
2 |
0 |
0 |
T133 |
2012 |
1 |
0 |
0 |
T134 |
2192 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T56,T57,T60 |
1 | 0 | Covered | T56,T57,T60 |
1 | 1 | Covered | T65,T135 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T56,T57,T60 |
1 | 0 | Covered | T65,T135 |
1 | 1 | Covered | T56,T57,T60 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163714608 |
34 |
0 |
0 |
T56 |
11470 |
1 |
0 |
0 |
T57 |
3599 |
1 |
0 |
0 |
T58 |
7615 |
1 |
0 |
0 |
T60 |
5606 |
1 |
0 |
0 |
T62 |
13447 |
2 |
0 |
0 |
T65 |
7203 |
4 |
0 |
0 |
T127 |
6145 |
2 |
0 |
0 |
T128 |
6099 |
1 |
0 |
0 |
T133 |
8928 |
1 |
0 |
0 |
T134 |
9454 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126321323 |
34 |
0 |
0 |
T56 |
2398 |
1 |
0 |
0 |
T57 |
1608 |
1 |
0 |
0 |
T58 |
13605 |
1 |
0 |
0 |
T60 |
9325 |
1 |
0 |
0 |
T62 |
6091 |
2 |
0 |
0 |
T65 |
3119 |
4 |
0 |
0 |
T127 |
3088 |
2 |
0 |
0 |
T128 |
2655 |
1 |
0 |
0 |
T133 |
2012 |
1 |
0 |
0 |
T134 |
2192 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T55,T58,T59 |
1 | 0 | Covered | T55,T58,T59 |
1 | 1 | Covered | T136,T137 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T55,T58,T59 |
1 | 0 | Covered | T136,T137 |
1 | 1 | Covered | T55,T58,T59 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163714608 |
33 |
0 |
0 |
T55 |
15525 |
1 |
0 |
0 |
T58 |
7615 |
1 |
0 |
0 |
T59 |
3244 |
1 |
0 |
0 |
T62 |
13447 |
1 |
0 |
0 |
T63 |
6529 |
1 |
0 |
0 |
T64 |
7677 |
1 |
0 |
0 |
T65 |
7203 |
1 |
0 |
0 |
T127 |
6145 |
1 |
0 |
0 |
T128 |
6099 |
2 |
0 |
0 |
T133 |
8928 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
537929026 |
33 |
0 |
0 |
T55 |
32343 |
1 |
0 |
0 |
T58 |
58578 |
1 |
0 |
0 |
T59 |
20276 |
1 |
0 |
0 |
T62 |
26895 |
1 |
0 |
0 |
T63 |
6662 |
1 |
0 |
0 |
T64 |
7755 |
1 |
0 |
0 |
T65 |
15008 |
1 |
0 |
0 |
T127 |
14632 |
1 |
0 |
0 |
T128 |
12449 |
2 |
0 |
0 |
T133 |
9204 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T61,T59,T62 |
1 | 0 | Covered | T61,T59,T62 |
1 | 1 | Covered | T59,T129,T138 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T61,T59,T62 |
1 | 0 | Covered | T59,T129,T138 |
1 | 1 | Covered | T61,T59,T62 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163714608 |
33 |
0 |
0 |
T59 |
3244 |
2 |
0 |
0 |
T61 |
7899 |
2 |
0 |
0 |
T62 |
13447 |
1 |
0 |
0 |
T63 |
6529 |
1 |
0 |
0 |
T64 |
7677 |
1 |
0 |
0 |
T65 |
7203 |
1 |
0 |
0 |
T127 |
6145 |
1 |
0 |
0 |
T128 |
6099 |
3 |
0 |
0 |
T133 |
8928 |
1 |
0 |
0 |
T134 |
9454 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
537929026 |
33 |
0 |
0 |
T59 |
20276 |
2 |
0 |
0 |
T61 |
11968 |
2 |
0 |
0 |
T62 |
26895 |
1 |
0 |
0 |
T63 |
6662 |
1 |
0 |
0 |
T64 |
7755 |
1 |
0 |
0 |
T65 |
15008 |
1 |
0 |
0 |
T127 |
14632 |
1 |
0 |
0 |
T128 |
12449 |
3 |
0 |
0 |
T133 |
9204 |
1 |
0 |
0 |
T134 |
9952 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T55,T56,T60 |
1 | 0 | Covered | T55,T56,T60 |
1 | 1 | Covered | T126,T139,T140 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T55,T56,T60 |
1 | 0 | Covered | T126,T139,T140 |
1 | 1 | Covered | T55,T56,T60 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163714608 |
29 |
0 |
0 |
T55 |
15525 |
1 |
0 |
0 |
T56 |
11470 |
1 |
0 |
0 |
T59 |
3244 |
2 |
0 |
0 |
T60 |
5606 |
1 |
0 |
0 |
T61 |
7899 |
1 |
0 |
0 |
T64 |
7677 |
1 |
0 |
0 |
T65 |
7203 |
1 |
0 |
0 |
T126 |
3235 |
3 |
0 |
0 |
T131 |
6266 |
1 |
0 |
0 |
T133 |
8928 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
258343329 |
29 |
0 |
0 |
T55 |
15525 |
1 |
0 |
0 |
T56 |
5795 |
1 |
0 |
0 |
T59 |
9732 |
2 |
0 |
0 |
T60 |
19222 |
1 |
0 |
0 |
T61 |
5745 |
1 |
0 |
0 |
T64 |
3722 |
1 |
0 |
0 |
T65 |
7203 |
1 |
0 |
0 |
T126 |
3611 |
3 |
0 |
0 |
T131 |
6016 |
1 |
0 |
0 |
T133 |
4417 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T55,T56,T57 |
1 | 0 | Covered | T55,T56,T57 |
1 | 1 | Covered | T55,T126,T65 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T55,T56,T57 |
1 | 0 | Covered | T55,T126,T65 |
1 | 1 | Covered | T55,T56,T57 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163714608 |
34 |
0 |
0 |
T55 |
15525 |
2 |
0 |
0 |
T56 |
11470 |
1 |
0 |
0 |
T57 |
3599 |
1 |
0 |
0 |
T59 |
3244 |
2 |
0 |
0 |
T60 |
5606 |
1 |
0 |
0 |
T65 |
7203 |
2 |
0 |
0 |
T126 |
3235 |
3 |
0 |
0 |
T128 |
6099 |
2 |
0 |
0 |
T131 |
6266 |
3 |
0 |
0 |
T133 |
8928 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
258343329 |
34 |
0 |
0 |
T55 |
15525 |
2 |
0 |
0 |
T56 |
5795 |
1 |
0 |
0 |
T57 |
3525 |
1 |
0 |
0 |
T59 |
9732 |
2 |
0 |
0 |
T60 |
19222 |
1 |
0 |
0 |
T65 |
7203 |
2 |
0 |
0 |
T126 |
3611 |
3 |
0 |
0 |
T128 |
5975 |
2 |
0 |
0 |
T131 |
6016 |
3 |
0 |
0 |
T133 |
4417 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504213697 |
90033 |
0 |
0 |
T1 |
217168 |
204 |
0 |
0 |
T2 |
899418 |
788 |
0 |
0 |
T3 |
334132 |
137 |
0 |
0 |
T8 |
0 |
897 |
0 |
0 |
T9 |
0 |
953 |
0 |
0 |
T10 |
0 |
111 |
0 |
0 |
T11 |
0 |
104 |
0 |
0 |
T12 |
0 |
1209 |
0 |
0 |
T15 |
3577 |
0 |
0 |
0 |
T16 |
2013 |
0 |
0 |
0 |
T17 |
2181 |
0 |
0 |
0 |
T18 |
1661 |
0 |
0 |
0 |
T19 |
3288 |
0 |
0 |
0 |
T20 |
4485 |
0 |
0 |
0 |
T21 |
3012 |
0 |
0 |
0 |
T23 |
0 |
31 |
0 |
0 |
T74 |
0 |
35 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
19778244 |
89610 |
0 |
0 |
T1 |
875 |
204 |
0 |
0 |
T2 |
2582 |
788 |
0 |
0 |
T3 |
2753 |
137 |
0 |
0 |
T8 |
0 |
898 |
0 |
0 |
T9 |
0 |
953 |
0 |
0 |
T10 |
0 |
111 |
0 |
0 |
T11 |
0 |
104 |
0 |
0 |
T12 |
0 |
1209 |
0 |
0 |
T15 |
260 |
0 |
0 |
0 |
T16 |
146 |
0 |
0 |
0 |
T17 |
178 |
0 |
0 |
0 |
T18 |
120 |
0 |
0 |
0 |
T19 |
239 |
0 |
0 |
0 |
T20 |
327 |
0 |
0 |
0 |
T21 |
220 |
0 |
0 |
0 |
T23 |
0 |
31 |
0 |
0 |
T74 |
0 |
35 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
251414372 |
89335 |
0 |
0 |
T1 |
108581 |
204 |
0 |
0 |
T2 |
449920 |
788 |
0 |
0 |
T3 |
166829 |
137 |
0 |
0 |
T8 |
0 |
885 |
0 |
0 |
T9 |
0 |
951 |
0 |
0 |
T10 |
0 |
111 |
0 |
0 |
T11 |
0 |
104 |
0 |
0 |
T12 |
0 |
1209 |
0 |
0 |
T15 |
1832 |
0 |
0 |
0 |
T16 |
960 |
0 |
0 |
0 |
T17 |
1044 |
0 |
0 |
0 |
T18 |
818 |
0 |
0 |
0 |
T19 |
1625 |
0 |
0 |
0 |
T20 |
2230 |
0 |
0 |
0 |
T21 |
1460 |
0 |
0 |
0 |
T23 |
0 |
31 |
0 |
0 |
T74 |
0 |
35 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
19778244 |
88915 |
0 |
0 |
T1 |
875 |
204 |
0 |
0 |
T2 |
2582 |
788 |
0 |
0 |
T3 |
2753 |
137 |
0 |
0 |
T8 |
0 |
886 |
0 |
0 |
T9 |
0 |
951 |
0 |
0 |
T10 |
0 |
111 |
0 |
0 |
T11 |
0 |
104 |
0 |
0 |
T12 |
0 |
1209 |
0 |
0 |
T15 |
260 |
0 |
0 |
0 |
T16 |
146 |
0 |
0 |
0 |
T17 |
178 |
0 |
0 |
0 |
T18 |
120 |
0 |
0 |
0 |
T19 |
239 |
0 |
0 |
0 |
T20 |
327 |
0 |
0 |
0 |
T21 |
220 |
0 |
0 |
0 |
T23 |
0 |
31 |
0 |
0 |
T74 |
0 |
35 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125706541 |
88255 |
0 |
0 |
T1 |
54290 |
204 |
0 |
0 |
T2 |
224958 |
788 |
0 |
0 |
T3 |
83414 |
137 |
0 |
0 |
T8 |
0 |
853 |
0 |
0 |
T9 |
0 |
946 |
0 |
0 |
T10 |
0 |
111 |
0 |
0 |
T11 |
0 |
104 |
0 |
0 |
T12 |
0 |
1209 |
0 |
0 |
T15 |
916 |
0 |
0 |
0 |
T16 |
480 |
0 |
0 |
0 |
T17 |
522 |
0 |
0 |
0 |
T18 |
409 |
0 |
0 |
0 |
T19 |
812 |
0 |
0 |
0 |
T20 |
1115 |
0 |
0 |
0 |
T21 |
730 |
0 |
0 |
0 |
T23 |
0 |
31 |
0 |
0 |
T74 |
0 |
35 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
19778244 |
87849 |
0 |
0 |
T1 |
875 |
204 |
0 |
0 |
T2 |
2582 |
788 |
0 |
0 |
T3 |
2753 |
137 |
0 |
0 |
T8 |
0 |
854 |
0 |
0 |
T9 |
0 |
946 |
0 |
0 |
T10 |
0 |
111 |
0 |
0 |
T11 |
0 |
104 |
0 |
0 |
T12 |
0 |
1209 |
0 |
0 |
T15 |
260 |
0 |
0 |
0 |
T16 |
146 |
0 |
0 |
0 |
T17 |
178 |
0 |
0 |
0 |
T18 |
120 |
0 |
0 |
0 |
T19 |
239 |
0 |
0 |
0 |
T20 |
327 |
0 |
0 |
0 |
T21 |
220 |
0 |
0 |
0 |
T23 |
0 |
31 |
0 |
0 |
T74 |
0 |
35 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
535273251 |
106954 |
0 |
0 |
T1 |
244224 |
240 |
0 |
0 |
T2 |
103892 |
992 |
0 |
0 |
T3 |
348066 |
137 |
0 |
0 |
T8 |
0 |
997 |
0 |
0 |
T9 |
0 |
1228 |
0 |
0 |
T10 |
0 |
111 |
0 |
0 |
T11 |
0 |
104 |
0 |
0 |
T12 |
0 |
1293 |
0 |
0 |
T15 |
3726 |
0 |
0 |
0 |
T16 |
2098 |
0 |
0 |
0 |
T17 |
2233 |
0 |
0 |
0 |
T18 |
1730 |
0 |
0 |
0 |
T19 |
3425 |
0 |
0 |
0 |
T20 |
4673 |
0 |
0 |
0 |
T21 |
3138 |
0 |
0 |
0 |
T23 |
0 |
31 |
0 |
0 |
T74 |
0 |
47 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
19863646 |
106666 |
0 |
0 |
T1 |
911 |
240 |
0 |
0 |
T2 |
2786 |
992 |
0 |
0 |
T3 |
2753 |
137 |
0 |
0 |
T8 |
0 |
997 |
0 |
0 |
T9 |
0 |
1195 |
0 |
0 |
T10 |
0 |
111 |
0 |
0 |
T11 |
0 |
104 |
0 |
0 |
T12 |
0 |
1293 |
0 |
0 |
T15 |
260 |
0 |
0 |
0 |
T16 |
146 |
0 |
0 |
0 |
T17 |
178 |
0 |
0 |
0 |
T18 |
120 |
0 |
0 |
0 |
T19 |
239 |
0 |
0 |
0 |
T20 |
327 |
0 |
0 |
0 |
T21 |
220 |
0 |
0 |
0 |
T23 |
0 |
31 |
0 |
0 |
T74 |
0 |
47 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
257068574 |
105975 |
0 |
0 |
T1 |
122989 |
264 |
0 |
0 |
T2 |
498691 |
992 |
0 |
0 |
T3 |
167074 |
137 |
0 |
0 |
T8 |
0 |
946 |
0 |
0 |
T9 |
0 |
1304 |
0 |
0 |
T10 |
0 |
109 |
0 |
0 |
T11 |
0 |
104 |
0 |
0 |
T12 |
0 |
1410 |
0 |
0 |
T15 |
1788 |
0 |
0 |
0 |
T16 |
1007 |
0 |
0 |
0 |
T17 |
1105 |
0 |
0 |
0 |
T18 |
831 |
0 |
0 |
0 |
T19 |
1643 |
0 |
0 |
0 |
T20 |
2242 |
0 |
0 |
0 |
T21 |
1506 |
0 |
0 |
0 |
T23 |
0 |
31 |
0 |
0 |
T74 |
0 |
35 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
19809793 |
105762 |
0 |
0 |
T1 |
935 |
264 |
0 |
0 |
T2 |
2786 |
992 |
0 |
0 |
T3 |
2753 |
137 |
0 |
0 |
T8 |
0 |
946 |
0 |
0 |
T9 |
0 |
1304 |
0 |
0 |
T10 |
0 |
109 |
0 |
0 |
T11 |
0 |
104 |
0 |
0 |
T12 |
0 |
1410 |
0 |
0 |
T15 |
260 |
0 |
0 |
0 |
T16 |
146 |
0 |
0 |
0 |
T17 |
178 |
0 |
0 |
0 |
T18 |
120 |
0 |
0 |
0 |
T19 |
239 |
0 |
0 |
0 |
T20 |
327 |
0 |
0 |
0 |
T21 |
220 |
0 |
0 |
0 |
T23 |
0 |
31 |
0 |
0 |
T74 |
0 |
35 |
0 |
0 |