Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT4,T6,T1
10CoveredT1,T15,T2
11CoveredT6,T1,T15

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 504214113 4506 0 0
g_div2.Div2Whole_A 504214113 5293 0 0
g_div4.Div4Stepped_A 251414766 4373 0 0
g_div4.Div4Whole_A 251414766 5004 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 504214113 4506 0 0
T1 217168 8 0 0
T2 899419 11 0 0
T3 334133 3 0 0
T6 2180 7 0 0
T8 0 37 0 0
T9 0 53 0 0
T15 3577 2 0 0
T16 2014 0 0 0
T17 2181 0 0 0
T18 1662 0 0 0
T19 3288 0 0 0
T20 4486 0 0 0
T72 0 10 0 0
T117 0 8 0 0
T119 0 6 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 504214113 5293 0 0
T1 217168 13 0 0
T2 899419 19 0 0
T3 334133 4 0 0
T6 2180 9 0 0
T8 0 39 0 0
T9 0 54 0 0
T15 3577 2 0 0
T16 2014 0 0 0
T17 2181 0 0 0
T18 1662 0 0 0
T19 3288 0 0 0
T20 4486 0 0 0
T72 0 10 0 0
T117 0 8 0 0
T119 0 7 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 251414766 4373 0 0
T1 108581 7 0 0
T2 449921 10 0 0
T3 166829 3 0 0
T6 1214 7 0 0
T8 0 37 0 0
T9 0 50 0 0
T15 1833 2 0 0
T16 961 0 0 0
T17 1045 0 0 0
T18 819 0 0 0
T19 1625 0 0 0
T20 2231 0 0 0
T72 0 10 0 0
T117 0 8 0 0
T119 0 6 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 251414766 5004 0 0
T1 108581 13 0 0
T2 449921 16 0 0
T3 166829 4 0 0
T6 1214 9 0 0
T8 0 39 0 0
T9 0 54 0 0
T15 1833 2 0 0
T16 961 0 0 0
T17 1045 0 0 0
T18 819 0 0 0
T19 1625 0 0 0
T20 2231 0 0 0
T72 0 9 0 0
T117 0 8 0 0
T119 0 7 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT4,T6,T1
10CoveredT1,T15,T2
11CoveredT6,T1,T15

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 504214113 4506 0 0
g_div2.Div2Whole_A 504214113 5293 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 504214113 4506 0 0
T1 217168 8 0 0
T2 899419 11 0 0
T3 334133 3 0 0
T6 2180 7 0 0
T8 0 37 0 0
T9 0 53 0 0
T15 3577 2 0 0
T16 2014 0 0 0
T17 2181 0 0 0
T18 1662 0 0 0
T19 3288 0 0 0
T20 4486 0 0 0
T72 0 10 0 0
T117 0 8 0 0
T119 0 6 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 504214113 5293 0 0
T1 217168 13 0 0
T2 899419 19 0 0
T3 334133 4 0 0
T6 2180 9 0 0
T8 0 39 0 0
T9 0 54 0 0
T15 3577 2 0 0
T16 2014 0 0 0
T17 2181 0 0 0
T18 1662 0 0 0
T19 3288 0 0 0
T20 4486 0 0 0
T72 0 10 0 0
T117 0 8 0 0
T119 0 7 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT4,T6,T1
10CoveredT1,T15,T2
11CoveredT6,T1,T15

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 251414766 4373 0 0
g_div4.Div4Whole_A 251414766 5004 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 251414766 4373 0 0
T1 108581 7 0 0
T2 449921 10 0 0
T3 166829 3 0 0
T6 1214 7 0 0
T8 0 37 0 0
T9 0 50 0 0
T15 1833 2 0 0
T16 961 0 0 0
T17 1045 0 0 0
T18 819 0 0 0
T19 1625 0 0 0
T20 2231 0 0 0
T72 0 10 0 0
T117 0 8 0 0
T119 0 6 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 251414766 5004 0 0
T1 108581 13 0 0
T2 449921 16 0 0
T3 166829 4 0 0
T6 1214 9 0 0
T8 0 39 0 0
T9 0 54 0 0
T15 1833 2 0 0
T16 961 0 0 0
T17 1045 0 0 0
T18 819 0 0 0
T19 1625 0 0 0
T20 2231 0 0 0
T72 0 9 0 0
T117 0 8 0 0
T119 0 7 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%