Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_lost_calib_regwen_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_lost_calib_regwen_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_lost_calib_regwen_sva_if 100.00 100.00



Module Instance : tb.dut.clkmgr_lost_calib_regwen_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : clkmgr_lost_calib_regwen_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
RegwenOff_A 169133569 17884708 0 60


RegwenOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169133569 17884708 0 60
T1 48742 9224 0 1
T2 475399 536252 0 0
T3 104072 16790 0 1
T12 0 8231 0 1
T13 0 112173 0 0
T14 0 35358 0 0
T15 0 95770 0 0
T16 0 2286 0 1
T19 2338 0 0 0
T20 949 0 0 0
T21 1327 0 0 0
T22 1022 0 0 0
T23 1221 0 0 0
T24 12842 0 0 0
T25 86518 0 0 0
T33 0 815 0 1
T37 0 637 0 0
T54 0 0 0 1
T126 0 0 0 1
T127 0 0 0 1
T128 0 0 0 1
T129 0 0 0 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%