Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T4 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T2 |
28 |
28 |
0 |
0 |
T3 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T12 |
28 |
28 |
0 |
0 |
T13 |
28 |
28 |
0 |
0 |
T14 |
28 |
28 |
0 |
0 |
T15 |
28 |
28 |
0 |
0 |
T16 |
28 |
28 |
0 |
0 |
T17 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
824097 |
820147 |
0 |
0 |
T2 |
2067576 |
2064487 |
0 |
0 |
T3 |
6374614 |
6372652 |
0 |
0 |
T4 |
109788 |
107225 |
0 |
0 |
T12 |
46384 |
44366 |
0 |
0 |
T13 |
2362546 |
2360096 |
0 |
0 |
T14 |
63469 |
52899 |
0 |
0 |
T15 |
77859 |
74804 |
0 |
0 |
T16 |
36387 |
31423 |
0 |
0 |
T17 |
91175 |
88828 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
971089800 |
955311666 |
0 |
14490 |
T1 |
185718 |
184728 |
0 |
18 |
T2 |
192336 |
191994 |
0 |
18 |
T3 |
1443618 |
1443120 |
0 |
18 |
T4 |
10218 |
9936 |
0 |
18 |
T12 |
7800 |
7404 |
0 |
18 |
T13 |
274404 |
274086 |
0 |
18 |
T14 |
14610 |
11928 |
0 |
18 |
T15 |
11700 |
11166 |
0 |
18 |
T16 |
8244 |
6996 |
0 |
18 |
T17 |
8484 |
8226 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T1 |
221839 |
220656 |
0 |
21 |
T2 |
726625 |
725375 |
0 |
21 |
T3 |
1711467 |
1710874 |
0 |
21 |
T4 |
38616 |
37599 |
0 |
21 |
T12 |
14111 |
13409 |
0 |
21 |
T13 |
807270 |
806311 |
0 |
21 |
T14 |
16947 |
13837 |
0 |
21 |
T15 |
24484 |
23379 |
0 |
21 |
T16 |
9771 |
8293 |
0 |
21 |
T17 |
32072 |
31133 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
196162 |
0 |
0 |
T1 |
128980 |
4 |
0 |
0 |
T2 |
534288 |
4 |
0 |
0 |
T3 |
1711467 |
4 |
0 |
0 |
T4 |
28396 |
94 |
0 |
0 |
T6 |
0 |
171 |
0 |
0 |
T12 |
14111 |
43 |
0 |
0 |
T13 |
807270 |
4 |
0 |
0 |
T14 |
16947 |
52 |
0 |
0 |
T15 |
24484 |
132 |
0 |
0 |
T16 |
9771 |
49 |
0 |
0 |
T17 |
32072 |
44 |
0 |
0 |
T22 |
8382 |
0 |
0 |
0 |
T23 |
18675 |
199 |
0 |
0 |
T24 |
522401 |
0 |
0 |
0 |
T35 |
0 |
64 |
0 |
0 |
T84 |
0 |
8 |
0 |
0 |
T96 |
0 |
147 |
0 |
0 |
T97 |
0 |
70 |
0 |
0 |
T118 |
0 |
41 |
0 |
0 |
T124 |
0 |
30 |
0 |
0 |
T125 |
0 |
117 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
416540 |
414724 |
0 |
0 |
T2 |
1148615 |
1147079 |
0 |
0 |
T3 |
3219529 |
3218619 |
0 |
0 |
T4 |
60954 |
59651 |
0 |
0 |
T12 |
24473 |
23514 |
0 |
0 |
T13 |
1280872 |
1279660 |
0 |
0 |
T14 |
31912 |
27056 |
0 |
0 |
T15 |
41675 |
40220 |
0 |
0 |
T16 |
18372 |
16095 |
0 |
0 |
T17 |
50619 |
49430 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T12,T15,T16 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T12,T15,T16 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T12,T15,T16 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T12,T15,T16 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T12,T15,T16 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T12,T15,T16 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T12,T15,T16 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T12,T15,T16 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396932931 |
392498752 |
0 |
0 |
T1 |
30953 |
30791 |
0 |
0 |
T2 |
128225 |
128008 |
0 |
0 |
T3 |
238109 |
238029 |
0 |
0 |
T4 |
6814 |
6638 |
0 |
0 |
T12 |
2227 |
2120 |
0 |
0 |
T13 |
106022 |
105860 |
0 |
0 |
T14 |
2337 |
1915 |
0 |
0 |
T15 |
3984 |
3808 |
0 |
0 |
T16 |
1359 |
1156 |
0 |
0 |
T17 |
5660 |
5498 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396932931 |
392491479 |
0 |
2415 |
T1 |
30953 |
30788 |
0 |
3 |
T2 |
128225 |
128005 |
0 |
3 |
T3 |
238109 |
238026 |
0 |
3 |
T4 |
6814 |
6635 |
0 |
3 |
T12 |
2227 |
2117 |
0 |
3 |
T13 |
106022 |
105857 |
0 |
3 |
T14 |
2337 |
1909 |
0 |
3 |
T15 |
3984 |
3805 |
0 |
3 |
T16 |
1359 |
1153 |
0 |
3 |
T17 |
5660 |
5495 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396932931 |
27827 |
0 |
0 |
T3 |
238109 |
0 |
0 |
0 |
T6 |
0 |
70 |
0 |
0 |
T12 |
2227 |
9 |
0 |
0 |
T13 |
106022 |
0 |
0 |
0 |
T14 |
2337 |
0 |
0 |
0 |
T15 |
3984 |
44 |
0 |
0 |
T16 |
1359 |
14 |
0 |
0 |
T17 |
5660 |
0 |
0 |
0 |
T22 |
2794 |
0 |
0 |
0 |
T23 |
14695 |
115 |
0 |
0 |
T24 |
145953 |
0 |
0 |
0 |
T35 |
0 |
31 |
0 |
0 |
T84 |
0 |
4 |
0 |
0 |
T96 |
0 |
49 |
0 |
0 |
T97 |
0 |
35 |
0 |
0 |
T125 |
0 |
58 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
159226209 |
0 |
0 |
T1 |
30953 |
30791 |
0 |
0 |
T2 |
32056 |
32002 |
0 |
0 |
T3 |
240603 |
240523 |
0 |
0 |
T4 |
1703 |
1659 |
0 |
0 |
T12 |
1300 |
1237 |
0 |
0 |
T13 |
45734 |
45684 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
1950 |
1864 |
0 |
0 |
T16 |
1374 |
1169 |
0 |
0 |
T17 |
1414 |
1374 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
159226209 |
0 |
0 |
T1 |
30953 |
30791 |
0 |
0 |
T2 |
32056 |
32002 |
0 |
0 |
T3 |
240603 |
240523 |
0 |
0 |
T4 |
1703 |
1659 |
0 |
0 |
T12 |
1300 |
1237 |
0 |
0 |
T13 |
45734 |
45684 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
1950 |
1864 |
0 |
0 |
T16 |
1374 |
1169 |
0 |
0 |
T17 |
1414 |
1374 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
159226209 |
0 |
0 |
T1 |
30953 |
30791 |
0 |
0 |
T2 |
32056 |
32002 |
0 |
0 |
T3 |
240603 |
240523 |
0 |
0 |
T4 |
1703 |
1659 |
0 |
0 |
T12 |
1300 |
1237 |
0 |
0 |
T13 |
45734 |
45684 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
1950 |
1864 |
0 |
0 |
T16 |
1374 |
1169 |
0 |
0 |
T17 |
1414 |
1374 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
159226209 |
0 |
0 |
T1 |
30953 |
30791 |
0 |
0 |
T2 |
32056 |
32002 |
0 |
0 |
T3 |
240603 |
240523 |
0 |
0 |
T4 |
1703 |
1659 |
0 |
0 |
T12 |
1300 |
1237 |
0 |
0 |
T13 |
45734 |
45684 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
1950 |
1864 |
0 |
0 |
T16 |
1374 |
1169 |
0 |
0 |
T17 |
1414 |
1374 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T12,T15,T16 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T12,T15,T16 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T12,T15,T16 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T12,T15,T16 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T12,T15,T16 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T12,T15,T16 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T12,T15,T16 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T12,T15,T16 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
159226209 |
0 |
0 |
T1 |
30953 |
30791 |
0 |
0 |
T2 |
32056 |
32002 |
0 |
0 |
T3 |
240603 |
240523 |
0 |
0 |
T4 |
1703 |
1659 |
0 |
0 |
T12 |
1300 |
1237 |
0 |
0 |
T13 |
45734 |
45684 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
1950 |
1864 |
0 |
0 |
T16 |
1374 |
1169 |
0 |
0 |
T17 |
1414 |
1374 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
159218611 |
0 |
2415 |
T1 |
30953 |
30788 |
0 |
3 |
T2 |
32056 |
31999 |
0 |
3 |
T3 |
240603 |
240520 |
0 |
3 |
T4 |
1703 |
1656 |
0 |
3 |
T12 |
1300 |
1234 |
0 |
3 |
T13 |
45734 |
45681 |
0 |
3 |
T14 |
2435 |
1988 |
0 |
3 |
T15 |
1950 |
1861 |
0 |
3 |
T16 |
1374 |
1166 |
0 |
3 |
T17 |
1414 |
1371 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
17132 |
0 |
0 |
T3 |
240603 |
0 |
0 |
0 |
T6 |
0 |
54 |
0 |
0 |
T12 |
1300 |
6 |
0 |
0 |
T13 |
45734 |
0 |
0 |
0 |
T14 |
2435 |
0 |
0 |
0 |
T15 |
1950 |
24 |
0 |
0 |
T16 |
1374 |
11 |
0 |
0 |
T17 |
1414 |
0 |
0 |
0 |
T22 |
2794 |
0 |
0 |
0 |
T23 |
1990 |
40 |
0 |
0 |
T24 |
188224 |
0 |
0 |
0 |
T84 |
0 |
4 |
0 |
0 |
T96 |
0 |
46 |
0 |
0 |
T118 |
0 |
21 |
0 |
0 |
T124 |
0 |
30 |
0 |
0 |
T125 |
0 |
41 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T12,T15,T16 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T12,T15,T16 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T12,T15,T16 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T12,T15,T16 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T12,T15,T16 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T12,T15,T16 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T12,T15,T16 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T12,T15,T16 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
159226209 |
0 |
0 |
T1 |
30953 |
30791 |
0 |
0 |
T2 |
32056 |
32002 |
0 |
0 |
T3 |
240603 |
240523 |
0 |
0 |
T4 |
1703 |
1659 |
0 |
0 |
T12 |
1300 |
1237 |
0 |
0 |
T13 |
45734 |
45684 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
1950 |
1864 |
0 |
0 |
T16 |
1374 |
1169 |
0 |
0 |
T17 |
1414 |
1374 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
159218611 |
0 |
2415 |
T1 |
30953 |
30788 |
0 |
3 |
T2 |
32056 |
31999 |
0 |
3 |
T3 |
240603 |
240520 |
0 |
3 |
T4 |
1703 |
1656 |
0 |
3 |
T12 |
1300 |
1234 |
0 |
3 |
T13 |
45734 |
45681 |
0 |
3 |
T14 |
2435 |
1988 |
0 |
3 |
T15 |
1950 |
1861 |
0 |
3 |
T16 |
1374 |
1166 |
0 |
3 |
T17 |
1414 |
1371 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
19728 |
0 |
0 |
T3 |
240603 |
0 |
0 |
0 |
T6 |
0 |
47 |
0 |
0 |
T12 |
1300 |
10 |
0 |
0 |
T13 |
45734 |
0 |
0 |
0 |
T14 |
2435 |
0 |
0 |
0 |
T15 |
1950 |
22 |
0 |
0 |
T16 |
1374 |
4 |
0 |
0 |
T17 |
1414 |
0 |
0 |
0 |
T22 |
2794 |
0 |
0 |
0 |
T23 |
1990 |
44 |
0 |
0 |
T24 |
188224 |
0 |
0 |
0 |
T35 |
0 |
33 |
0 |
0 |
T96 |
0 |
52 |
0 |
0 |
T97 |
0 |
35 |
0 |
0 |
T118 |
0 |
20 |
0 |
0 |
T125 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425532238 |
423260334 |
0 |
0 |
T1 |
32245 |
32176 |
0 |
0 |
T2 |
133572 |
133446 |
0 |
0 |
T3 |
248038 |
247998 |
0 |
0 |
T4 |
7099 |
6973 |
0 |
0 |
T12 |
2321 |
2266 |
0 |
0 |
T13 |
152445 |
152348 |
0 |
0 |
T14 |
2435 |
2252 |
0 |
0 |
T15 |
4150 |
4066 |
0 |
0 |
T16 |
1416 |
1333 |
0 |
0 |
T17 |
5896 |
5784 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425532238 |
423260334 |
0 |
0 |
T1 |
32245 |
32176 |
0 |
0 |
T2 |
133572 |
133446 |
0 |
0 |
T3 |
248038 |
247998 |
0 |
0 |
T4 |
7099 |
6973 |
0 |
0 |
T12 |
2321 |
2266 |
0 |
0 |
T13 |
152445 |
152348 |
0 |
0 |
T14 |
2435 |
2252 |
0 |
0 |
T15 |
4150 |
4066 |
0 |
0 |
T16 |
1416 |
1333 |
0 |
0 |
T17 |
5896 |
5784 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396932931 |
394769670 |
0 |
0 |
T1 |
30953 |
30887 |
0 |
0 |
T2 |
128225 |
128104 |
0 |
0 |
T3 |
238109 |
238070 |
0 |
0 |
T4 |
6814 |
6693 |
0 |
0 |
T12 |
2227 |
2175 |
0 |
0 |
T13 |
106022 |
105929 |
0 |
0 |
T14 |
2337 |
2162 |
0 |
0 |
T15 |
3984 |
3904 |
0 |
0 |
T16 |
1359 |
1279 |
0 |
0 |
T17 |
5660 |
5553 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396932931 |
394769670 |
0 |
0 |
T1 |
30953 |
30887 |
0 |
0 |
T2 |
128225 |
128104 |
0 |
0 |
T3 |
238109 |
238070 |
0 |
0 |
T4 |
6814 |
6693 |
0 |
0 |
T12 |
2227 |
2175 |
0 |
0 |
T13 |
106022 |
105929 |
0 |
0 |
T14 |
2337 |
2162 |
0 |
0 |
T15 |
3984 |
3904 |
0 |
0 |
T16 |
1359 |
1279 |
0 |
0 |
T17 |
5660 |
5553 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
197641692 |
197641692 |
0 |
0 |
T1 |
15444 |
15444 |
0 |
0 |
T2 |
64052 |
64052 |
0 |
0 |
T3 |
119035 |
119035 |
0 |
0 |
T4 |
3347 |
3347 |
0 |
0 |
T12 |
1152 |
1152 |
0 |
0 |
T13 |
52965 |
52965 |
0 |
0 |
T14 |
1082 |
1082 |
0 |
0 |
T15 |
2167 |
2167 |
0 |
0 |
T16 |
673 |
673 |
0 |
0 |
T17 |
2777 |
2777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
197641692 |
197641692 |
0 |
0 |
T1 |
15444 |
15444 |
0 |
0 |
T2 |
64052 |
64052 |
0 |
0 |
T3 |
119035 |
119035 |
0 |
0 |
T4 |
3347 |
3347 |
0 |
0 |
T12 |
1152 |
1152 |
0 |
0 |
T13 |
52965 |
52965 |
0 |
0 |
T14 |
1082 |
1082 |
0 |
0 |
T15 |
2167 |
2167 |
0 |
0 |
T16 |
673 |
673 |
0 |
0 |
T17 |
2777 |
2777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
98820198 |
98820198 |
0 |
0 |
T1 |
7722 |
7722 |
0 |
0 |
T2 |
32026 |
32026 |
0 |
0 |
T3 |
59518 |
59518 |
0 |
0 |
T4 |
1673 |
1673 |
0 |
0 |
T12 |
575 |
575 |
0 |
0 |
T13 |
26482 |
26482 |
0 |
0 |
T14 |
540 |
540 |
0 |
0 |
T15 |
1083 |
1083 |
0 |
0 |
T16 |
336 |
336 |
0 |
0 |
T17 |
1388 |
1388 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
98820198 |
98820198 |
0 |
0 |
T1 |
7722 |
7722 |
0 |
0 |
T2 |
32026 |
32026 |
0 |
0 |
T3 |
59518 |
59518 |
0 |
0 |
T4 |
1673 |
1673 |
0 |
0 |
T12 |
575 |
575 |
0 |
0 |
T13 |
26482 |
26482 |
0 |
0 |
T14 |
540 |
540 |
0 |
0 |
T15 |
1083 |
1083 |
0 |
0 |
T16 |
336 |
336 |
0 |
0 |
T17 |
1388 |
1388 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
204112110 |
203013853 |
0 |
0 |
T1 |
15478 |
15445 |
0 |
0 |
T2 |
64116 |
64055 |
0 |
0 |
T3 |
119059 |
119040 |
0 |
0 |
T4 |
3407 |
3347 |
0 |
0 |
T12 |
1114 |
1088 |
0 |
0 |
T13 |
58774 |
58728 |
0 |
0 |
T14 |
1168 |
1080 |
0 |
0 |
T15 |
1991 |
1952 |
0 |
0 |
T16 |
680 |
640 |
0 |
0 |
T17 |
2830 |
2776 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
204112110 |
203013853 |
0 |
0 |
T1 |
15478 |
15445 |
0 |
0 |
T2 |
64116 |
64055 |
0 |
0 |
T3 |
119059 |
119040 |
0 |
0 |
T4 |
3407 |
3347 |
0 |
0 |
T12 |
1114 |
1088 |
0 |
0 |
T13 |
58774 |
58728 |
0 |
0 |
T14 |
1168 |
1080 |
0 |
0 |
T15 |
1991 |
1952 |
0 |
0 |
T16 |
680 |
640 |
0 |
0 |
T17 |
2830 |
2776 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
159226209 |
0 |
0 |
T1 |
30953 |
30791 |
0 |
0 |
T2 |
32056 |
32002 |
0 |
0 |
T3 |
240603 |
240523 |
0 |
0 |
T4 |
1703 |
1659 |
0 |
0 |
T12 |
1300 |
1237 |
0 |
0 |
T13 |
45734 |
45684 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
1950 |
1864 |
0 |
0 |
T16 |
1374 |
1169 |
0 |
0 |
T17 |
1414 |
1374 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
159218611 |
0 |
2415 |
T1 |
30953 |
30788 |
0 |
3 |
T2 |
32056 |
31999 |
0 |
3 |
T3 |
240603 |
240520 |
0 |
3 |
T4 |
1703 |
1656 |
0 |
3 |
T12 |
1300 |
1234 |
0 |
3 |
T13 |
45734 |
45681 |
0 |
3 |
T14 |
2435 |
1988 |
0 |
3 |
T15 |
1950 |
1861 |
0 |
3 |
T16 |
1374 |
1166 |
0 |
3 |
T17 |
1414 |
1371 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
159226209 |
0 |
0 |
T1 |
30953 |
30791 |
0 |
0 |
T2 |
32056 |
32002 |
0 |
0 |
T3 |
240603 |
240523 |
0 |
0 |
T4 |
1703 |
1659 |
0 |
0 |
T12 |
1300 |
1237 |
0 |
0 |
T13 |
45734 |
45684 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
1950 |
1864 |
0 |
0 |
T16 |
1374 |
1169 |
0 |
0 |
T17 |
1414 |
1374 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
159218611 |
0 |
2415 |
T1 |
30953 |
30788 |
0 |
3 |
T2 |
32056 |
31999 |
0 |
3 |
T3 |
240603 |
240520 |
0 |
3 |
T4 |
1703 |
1656 |
0 |
3 |
T12 |
1300 |
1234 |
0 |
3 |
T13 |
45734 |
45681 |
0 |
3 |
T14 |
2435 |
1988 |
0 |
3 |
T15 |
1950 |
1861 |
0 |
3 |
T16 |
1374 |
1166 |
0 |
3 |
T17 |
1414 |
1371 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
159226209 |
0 |
0 |
T1 |
30953 |
30791 |
0 |
0 |
T2 |
32056 |
32002 |
0 |
0 |
T3 |
240603 |
240523 |
0 |
0 |
T4 |
1703 |
1659 |
0 |
0 |
T12 |
1300 |
1237 |
0 |
0 |
T13 |
45734 |
45684 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
1950 |
1864 |
0 |
0 |
T16 |
1374 |
1169 |
0 |
0 |
T17 |
1414 |
1374 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
159218611 |
0 |
2415 |
T1 |
30953 |
30788 |
0 |
3 |
T2 |
32056 |
31999 |
0 |
3 |
T3 |
240603 |
240520 |
0 |
3 |
T4 |
1703 |
1656 |
0 |
3 |
T12 |
1300 |
1234 |
0 |
3 |
T13 |
45734 |
45681 |
0 |
3 |
T14 |
2435 |
1988 |
0 |
3 |
T15 |
1950 |
1861 |
0 |
3 |
T16 |
1374 |
1166 |
0 |
3 |
T17 |
1414 |
1371 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
159226209 |
0 |
0 |
T1 |
30953 |
30791 |
0 |
0 |
T2 |
32056 |
32002 |
0 |
0 |
T3 |
240603 |
240523 |
0 |
0 |
T4 |
1703 |
1659 |
0 |
0 |
T12 |
1300 |
1237 |
0 |
0 |
T13 |
45734 |
45684 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
1950 |
1864 |
0 |
0 |
T16 |
1374 |
1169 |
0 |
0 |
T17 |
1414 |
1374 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
159218611 |
0 |
2415 |
T1 |
30953 |
30788 |
0 |
3 |
T2 |
32056 |
31999 |
0 |
3 |
T3 |
240603 |
240520 |
0 |
3 |
T4 |
1703 |
1656 |
0 |
3 |
T12 |
1300 |
1234 |
0 |
3 |
T13 |
45734 |
45681 |
0 |
3 |
T14 |
2435 |
1988 |
0 |
3 |
T15 |
1950 |
1861 |
0 |
3 |
T16 |
1374 |
1166 |
0 |
3 |
T17 |
1414 |
1371 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
159226209 |
0 |
0 |
T1 |
30953 |
30791 |
0 |
0 |
T2 |
32056 |
32002 |
0 |
0 |
T3 |
240603 |
240523 |
0 |
0 |
T4 |
1703 |
1659 |
0 |
0 |
T12 |
1300 |
1237 |
0 |
0 |
T13 |
45734 |
45684 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
1950 |
1864 |
0 |
0 |
T16 |
1374 |
1169 |
0 |
0 |
T17 |
1414 |
1374 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
159218611 |
0 |
2415 |
T1 |
30953 |
30788 |
0 |
3 |
T2 |
32056 |
31999 |
0 |
3 |
T3 |
240603 |
240520 |
0 |
3 |
T4 |
1703 |
1656 |
0 |
3 |
T12 |
1300 |
1234 |
0 |
3 |
T13 |
45734 |
45681 |
0 |
3 |
T14 |
2435 |
1988 |
0 |
3 |
T15 |
1950 |
1861 |
0 |
3 |
T16 |
1374 |
1166 |
0 |
3 |
T17 |
1414 |
1371 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
159226209 |
0 |
0 |
T1 |
30953 |
30791 |
0 |
0 |
T2 |
32056 |
32002 |
0 |
0 |
T3 |
240603 |
240523 |
0 |
0 |
T4 |
1703 |
1659 |
0 |
0 |
T12 |
1300 |
1237 |
0 |
0 |
T13 |
45734 |
45684 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
1950 |
1864 |
0 |
0 |
T16 |
1374 |
1169 |
0 |
0 |
T17 |
1414 |
1374 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
159218611 |
0 |
2415 |
T1 |
30953 |
30788 |
0 |
3 |
T2 |
32056 |
31999 |
0 |
3 |
T3 |
240603 |
240520 |
0 |
3 |
T4 |
1703 |
1656 |
0 |
3 |
T12 |
1300 |
1234 |
0 |
3 |
T13 |
45734 |
45681 |
0 |
3 |
T14 |
2435 |
1988 |
0 |
3 |
T15 |
1950 |
1861 |
0 |
3 |
T16 |
1374 |
1166 |
0 |
3 |
T17 |
1414 |
1371 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
159226209 |
0 |
0 |
T1 |
30953 |
30791 |
0 |
0 |
T2 |
32056 |
32002 |
0 |
0 |
T3 |
240603 |
240523 |
0 |
0 |
T4 |
1703 |
1659 |
0 |
0 |
T12 |
1300 |
1237 |
0 |
0 |
T13 |
45734 |
45684 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
1950 |
1864 |
0 |
0 |
T16 |
1374 |
1169 |
0 |
0 |
T17 |
1414 |
1374 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
159226209 |
0 |
0 |
T1 |
30953 |
30791 |
0 |
0 |
T2 |
32056 |
32002 |
0 |
0 |
T3 |
240603 |
240523 |
0 |
0 |
T4 |
1703 |
1659 |
0 |
0 |
T12 |
1300 |
1237 |
0 |
0 |
T13 |
45734 |
45684 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
1950 |
1864 |
0 |
0 |
T16 |
1374 |
1169 |
0 |
0 |
T17 |
1414 |
1374 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
159226209 |
0 |
0 |
T1 |
30953 |
30791 |
0 |
0 |
T2 |
32056 |
32002 |
0 |
0 |
T3 |
240603 |
240523 |
0 |
0 |
T4 |
1703 |
1659 |
0 |
0 |
T12 |
1300 |
1237 |
0 |
0 |
T13 |
45734 |
45684 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
1950 |
1864 |
0 |
0 |
T16 |
1374 |
1169 |
0 |
0 |
T17 |
1414 |
1374 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
159226209 |
0 |
0 |
T1 |
30953 |
30791 |
0 |
0 |
T2 |
32056 |
32002 |
0 |
0 |
T3 |
240603 |
240523 |
0 |
0 |
T4 |
1703 |
1659 |
0 |
0 |
T12 |
1300 |
1237 |
0 |
0 |
T13 |
45734 |
45684 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
1950 |
1864 |
0 |
0 |
T16 |
1374 |
1169 |
0 |
0 |
T17 |
1414 |
1374 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
159226209 |
0 |
0 |
T1 |
30953 |
30791 |
0 |
0 |
T2 |
32056 |
32002 |
0 |
0 |
T3 |
240603 |
240523 |
0 |
0 |
T4 |
1703 |
1659 |
0 |
0 |
T12 |
1300 |
1237 |
0 |
0 |
T13 |
45734 |
45684 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
1950 |
1864 |
0 |
0 |
T16 |
1374 |
1169 |
0 |
0 |
T17 |
1414 |
1374 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
159226209 |
0 |
0 |
T1 |
30953 |
30791 |
0 |
0 |
T2 |
32056 |
32002 |
0 |
0 |
T3 |
240603 |
240523 |
0 |
0 |
T4 |
1703 |
1659 |
0 |
0 |
T12 |
1300 |
1237 |
0 |
0 |
T13 |
45734 |
45684 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
1950 |
1864 |
0 |
0 |
T16 |
1374 |
1169 |
0 |
0 |
T17 |
1414 |
1374 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
159226209 |
0 |
0 |
T1 |
30953 |
30791 |
0 |
0 |
T2 |
32056 |
32002 |
0 |
0 |
T3 |
240603 |
240523 |
0 |
0 |
T4 |
1703 |
1659 |
0 |
0 |
T12 |
1300 |
1237 |
0 |
0 |
T13 |
45734 |
45684 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
1950 |
1864 |
0 |
0 |
T16 |
1374 |
1169 |
0 |
0 |
T17 |
1414 |
1374 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161848300 |
159226209 |
0 |
0 |
T1 |
30953 |
30791 |
0 |
0 |
T2 |
32056 |
32002 |
0 |
0 |
T3 |
240603 |
240523 |
0 |
0 |
T4 |
1703 |
1659 |
0 |
0 |
T12 |
1300 |
1237 |
0 |
0 |
T13 |
45734 |
45684 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
1950 |
1864 |
0 |
0 |
T16 |
1374 |
1169 |
0 |
0 |
T17 |
1414 |
1374 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T4 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425532238 |
420876583 |
0 |
0 |
T1 |
32245 |
32076 |
0 |
0 |
T2 |
133572 |
133346 |
0 |
0 |
T3 |
248038 |
247955 |
0 |
0 |
T4 |
7099 |
6916 |
0 |
0 |
T12 |
2321 |
2209 |
0 |
0 |
T13 |
152445 |
152276 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
4150 |
3966 |
0 |
0 |
T16 |
1416 |
1205 |
0 |
0 |
T17 |
5896 |
5727 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425532238 |
420869229 |
0 |
2415 |
T1 |
32245 |
32073 |
0 |
3 |
T2 |
133572 |
133343 |
0 |
3 |
T3 |
248038 |
247952 |
0 |
3 |
T4 |
7099 |
6913 |
0 |
3 |
T12 |
2321 |
2206 |
0 |
3 |
T13 |
152445 |
152273 |
0 |
3 |
T14 |
2435 |
1988 |
0 |
3 |
T15 |
4150 |
3963 |
0 |
3 |
T16 |
1416 |
1202 |
0 |
3 |
T17 |
5896 |
5724 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425532238 |
32708 |
0 |
0 |
T1 |
32245 |
1 |
0 |
0 |
T2 |
133572 |
1 |
0 |
0 |
T3 |
248038 |
1 |
0 |
0 |
T4 |
7099 |
22 |
0 |
0 |
T12 |
2321 |
7 |
0 |
0 |
T13 |
152445 |
1 |
0 |
0 |
T14 |
2435 |
10 |
0 |
0 |
T15 |
4150 |
10 |
0 |
0 |
T16 |
1416 |
5 |
0 |
0 |
T17 |
5896 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425532238 |
420876583 |
0 |
0 |
T1 |
32245 |
32076 |
0 |
0 |
T2 |
133572 |
133346 |
0 |
0 |
T3 |
248038 |
247955 |
0 |
0 |
T4 |
7099 |
6916 |
0 |
0 |
T12 |
2321 |
2209 |
0 |
0 |
T13 |
152445 |
152276 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
4150 |
3966 |
0 |
0 |
T16 |
1416 |
1205 |
0 |
0 |
T17 |
5896 |
5727 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425532238 |
420876583 |
0 |
0 |
T1 |
32245 |
32076 |
0 |
0 |
T2 |
133572 |
133346 |
0 |
0 |
T3 |
248038 |
247955 |
0 |
0 |
T4 |
7099 |
6916 |
0 |
0 |
T12 |
2321 |
2209 |
0 |
0 |
T13 |
152445 |
152276 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
4150 |
3966 |
0 |
0 |
T16 |
1416 |
1205 |
0 |
0 |
T17 |
5896 |
5727 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T4 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425532238 |
420876583 |
0 |
0 |
T1 |
32245 |
32076 |
0 |
0 |
T2 |
133572 |
133346 |
0 |
0 |
T3 |
248038 |
247955 |
0 |
0 |
T4 |
7099 |
6916 |
0 |
0 |
T12 |
2321 |
2209 |
0 |
0 |
T13 |
152445 |
152276 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
4150 |
3966 |
0 |
0 |
T16 |
1416 |
1205 |
0 |
0 |
T17 |
5896 |
5727 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425532238 |
420869229 |
0 |
2415 |
T1 |
32245 |
32073 |
0 |
3 |
T2 |
133572 |
133343 |
0 |
3 |
T3 |
248038 |
247952 |
0 |
3 |
T4 |
7099 |
6913 |
0 |
3 |
T12 |
2321 |
2206 |
0 |
3 |
T13 |
152445 |
152273 |
0 |
3 |
T14 |
2435 |
1988 |
0 |
3 |
T15 |
4150 |
3963 |
0 |
3 |
T16 |
1416 |
1202 |
0 |
3 |
T17 |
5896 |
5724 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425532238 |
32896 |
0 |
0 |
T1 |
32245 |
1 |
0 |
0 |
T2 |
133572 |
1 |
0 |
0 |
T3 |
248038 |
1 |
0 |
0 |
T4 |
7099 |
22 |
0 |
0 |
T12 |
2321 |
5 |
0 |
0 |
T13 |
152445 |
1 |
0 |
0 |
T14 |
2435 |
16 |
0 |
0 |
T15 |
4150 |
12 |
0 |
0 |
T16 |
1416 |
5 |
0 |
0 |
T17 |
5896 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425532238 |
420876583 |
0 |
0 |
T1 |
32245 |
32076 |
0 |
0 |
T2 |
133572 |
133346 |
0 |
0 |
T3 |
248038 |
247955 |
0 |
0 |
T4 |
7099 |
6916 |
0 |
0 |
T12 |
2321 |
2209 |
0 |
0 |
T13 |
152445 |
152276 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
4150 |
3966 |
0 |
0 |
T16 |
1416 |
1205 |
0 |
0 |
T17 |
5896 |
5727 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425532238 |
420876583 |
0 |
0 |
T1 |
32245 |
32076 |
0 |
0 |
T2 |
133572 |
133346 |
0 |
0 |
T3 |
248038 |
247955 |
0 |
0 |
T4 |
7099 |
6916 |
0 |
0 |
T12 |
2321 |
2209 |
0 |
0 |
T13 |
152445 |
152276 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
4150 |
3966 |
0 |
0 |
T16 |
1416 |
1205 |
0 |
0 |
T17 |
5896 |
5727 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T4 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425532238 |
420876583 |
0 |
0 |
T1 |
32245 |
32076 |
0 |
0 |
T2 |
133572 |
133346 |
0 |
0 |
T3 |
248038 |
247955 |
0 |
0 |
T4 |
7099 |
6916 |
0 |
0 |
T12 |
2321 |
2209 |
0 |
0 |
T13 |
152445 |
152276 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
4150 |
3966 |
0 |
0 |
T16 |
1416 |
1205 |
0 |
0 |
T17 |
5896 |
5727 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425532238 |
420869229 |
0 |
2415 |
T1 |
32245 |
32073 |
0 |
3 |
T2 |
133572 |
133343 |
0 |
3 |
T3 |
248038 |
247952 |
0 |
3 |
T4 |
7099 |
6913 |
0 |
3 |
T12 |
2321 |
2206 |
0 |
3 |
T13 |
152445 |
152273 |
0 |
3 |
T14 |
2435 |
1988 |
0 |
3 |
T15 |
4150 |
3963 |
0 |
3 |
T16 |
1416 |
1202 |
0 |
3 |
T17 |
5896 |
5724 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425532238 |
33011 |
0 |
0 |
T1 |
32245 |
1 |
0 |
0 |
T2 |
133572 |
1 |
0 |
0 |
T3 |
248038 |
1 |
0 |
0 |
T4 |
7099 |
25 |
0 |
0 |
T12 |
2321 |
5 |
0 |
0 |
T13 |
152445 |
1 |
0 |
0 |
T14 |
2435 |
12 |
0 |
0 |
T15 |
4150 |
8 |
0 |
0 |
T16 |
1416 |
3 |
0 |
0 |
T17 |
5896 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425532238 |
420876583 |
0 |
0 |
T1 |
32245 |
32076 |
0 |
0 |
T2 |
133572 |
133346 |
0 |
0 |
T3 |
248038 |
247955 |
0 |
0 |
T4 |
7099 |
6916 |
0 |
0 |
T12 |
2321 |
2209 |
0 |
0 |
T13 |
152445 |
152276 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
4150 |
3966 |
0 |
0 |
T16 |
1416 |
1205 |
0 |
0 |
T17 |
5896 |
5727 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425532238 |
420876583 |
0 |
0 |
T1 |
32245 |
32076 |
0 |
0 |
T2 |
133572 |
133346 |
0 |
0 |
T3 |
248038 |
247955 |
0 |
0 |
T4 |
7099 |
6916 |
0 |
0 |
T12 |
2321 |
2209 |
0 |
0 |
T13 |
152445 |
152276 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
4150 |
3966 |
0 |
0 |
T16 |
1416 |
1205 |
0 |
0 |
T17 |
5896 |
5727 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T4 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425532238 |
420876583 |
0 |
0 |
T1 |
32245 |
32076 |
0 |
0 |
T2 |
133572 |
133346 |
0 |
0 |
T3 |
248038 |
247955 |
0 |
0 |
T4 |
7099 |
6916 |
0 |
0 |
T12 |
2321 |
2209 |
0 |
0 |
T13 |
152445 |
152276 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
4150 |
3966 |
0 |
0 |
T16 |
1416 |
1205 |
0 |
0 |
T17 |
5896 |
5727 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425532238 |
420869229 |
0 |
2415 |
T1 |
32245 |
32073 |
0 |
3 |
T2 |
133572 |
133343 |
0 |
3 |
T3 |
248038 |
247952 |
0 |
3 |
T4 |
7099 |
6913 |
0 |
3 |
T12 |
2321 |
2206 |
0 |
3 |
T13 |
152445 |
152273 |
0 |
3 |
T14 |
2435 |
1988 |
0 |
3 |
T15 |
4150 |
3963 |
0 |
3 |
T16 |
1416 |
1202 |
0 |
3 |
T17 |
5896 |
5724 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425532238 |
32860 |
0 |
0 |
T1 |
32245 |
1 |
0 |
0 |
T2 |
133572 |
1 |
0 |
0 |
T3 |
248038 |
1 |
0 |
0 |
T4 |
7099 |
25 |
0 |
0 |
T12 |
2321 |
1 |
0 |
0 |
T13 |
152445 |
1 |
0 |
0 |
T14 |
2435 |
14 |
0 |
0 |
T15 |
4150 |
12 |
0 |
0 |
T16 |
1416 |
7 |
0 |
0 |
T17 |
5896 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425532238 |
420876583 |
0 |
0 |
T1 |
32245 |
32076 |
0 |
0 |
T2 |
133572 |
133346 |
0 |
0 |
T3 |
248038 |
247955 |
0 |
0 |
T4 |
7099 |
6916 |
0 |
0 |
T12 |
2321 |
2209 |
0 |
0 |
T13 |
152445 |
152276 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
4150 |
3966 |
0 |
0 |
T16 |
1416 |
1205 |
0 |
0 |
T17 |
5896 |
5727 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425532238 |
420876583 |
0 |
0 |
T1 |
32245 |
32076 |
0 |
0 |
T2 |
133572 |
133346 |
0 |
0 |
T3 |
248038 |
247955 |
0 |
0 |
T4 |
7099 |
6916 |
0 |
0 |
T12 |
2321 |
2209 |
0 |
0 |
T13 |
152445 |
152276 |
0 |
0 |
T14 |
2435 |
1994 |
0 |
0 |
T15 |
4150 |
3966 |
0 |
0 |
T16 |
1416 |
1205 |
0 |
0 |
T17 |
5896 |
5727 |
0 |
0 |