Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
970392 |
0 |
0 |
T1 |
148205 |
66 |
0 |
0 |
T2 |
518035 |
342 |
0 |
0 |
T3 |
1143373 |
478 |
0 |
0 |
T4 |
27330 |
0 |
0 |
0 |
T5 |
0 |
332 |
0 |
0 |
T6 |
0 |
1124 |
0 |
0 |
T7 |
0 |
3808 |
0 |
0 |
T8 |
0 |
1174 |
0 |
0 |
T12 |
9879 |
0 |
0 |
0 |
T13 |
489578 |
628 |
0 |
0 |
T14 |
10993 |
0 |
0 |
0 |
T15 |
17668 |
0 |
0 |
0 |
T16 |
6504 |
0 |
0 |
0 |
T17 |
22689 |
0 |
0 |
0 |
T18 |
0 |
171 |
0 |
0 |
T24 |
0 |
832 |
0 |
0 |
T61 |
9680 |
5 |
0 |
0 |
T62 |
6256 |
1 |
0 |
0 |
T63 |
12324 |
2 |
0 |
0 |
T66 |
17052 |
3 |
0 |
0 |
T67 |
8791 |
2 |
0 |
0 |
T68 |
10852 |
2 |
0 |
0 |
T129 |
29992 |
2 |
0 |
0 |
T130 |
7756 |
4 |
0 |
0 |
T131 |
15401 |
1 |
0 |
0 |
T132 |
3280 |
2 |
0 |
0 |
T133 |
9407 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
967938 |
0 |
0 |
T1 |
77658 |
66 |
0 |
0 |
T2 |
129320 |
342 |
0 |
0 |
T3 |
602253 |
478 |
0 |
0 |
T4 |
8741 |
0 |
0 |
0 |
T5 |
0 |
332 |
0 |
0 |
T6 |
0 |
1124 |
0 |
0 |
T7 |
0 |
3745 |
0 |
0 |
T8 |
0 |
1174 |
0 |
0 |
T12 |
4400 |
0 |
0 |
0 |
T13 |
145469 |
628 |
0 |
0 |
T14 |
6632 |
0 |
0 |
0 |
T15 |
7227 |
0 |
0 |
0 |
T16 |
3813 |
0 |
0 |
0 |
T17 |
7253 |
0 |
0 |
0 |
T18 |
0 |
171 |
0 |
0 |
T24 |
0 |
832 |
0 |
0 |
T61 |
36880 |
5 |
0 |
0 |
T62 |
29595 |
1 |
0 |
0 |
T63 |
21198 |
2 |
0 |
0 |
T66 |
7254 |
3 |
0 |
0 |
T67 |
7802 |
2 |
0 |
0 |
T68 |
22928 |
2 |
0 |
0 |
T129 |
12948 |
2 |
0 |
0 |
T130 |
14696 |
4 |
0 |
0 |
T131 |
7275 |
1 |
0 |
0 |
T132 |
5802 |
2 |
0 |
0 |
T133 |
4371 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
399801564 |
25617 |
0 |
0 |
T1 |
30953 |
6 |
0 |
0 |
T2 |
128225 |
22 |
0 |
0 |
T3 |
238109 |
42 |
0 |
0 |
T4 |
6814 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
197 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
2227 |
0 |
0 |
0 |
T13 |
106022 |
24 |
0 |
0 |
T14 |
2337 |
0 |
0 |
0 |
T15 |
3984 |
0 |
0 |
0 |
T16 |
1359 |
0 |
0 |
0 |
T17 |
5660 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162839091 |
25617 |
0 |
0 |
T1 |
30953 |
6 |
0 |
0 |
T2 |
32056 |
22 |
0 |
0 |
T3 |
240603 |
42 |
0 |
0 |
T4 |
1703 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
197 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
1300 |
0 |
0 |
0 |
T13 |
45734 |
24 |
0 |
0 |
T14 |
2435 |
0 |
0 |
0 |
T15 |
1950 |
0 |
0 |
0 |
T16 |
1374 |
0 |
0 |
0 |
T17 |
1414 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
399801564 |
31752 |
0 |
0 |
T1 |
30953 |
6 |
0 |
0 |
T2 |
128225 |
22 |
0 |
0 |
T3 |
238109 |
42 |
0 |
0 |
T4 |
6814 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
209 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
2227 |
0 |
0 |
0 |
T13 |
106022 |
24 |
0 |
0 |
T14 |
2337 |
0 |
0 |
0 |
T15 |
3984 |
0 |
0 |
0 |
T16 |
1359 |
0 |
0 |
0 |
T17 |
5660 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162839091 |
31767 |
0 |
0 |
T1 |
30953 |
6 |
0 |
0 |
T2 |
32056 |
22 |
0 |
0 |
T3 |
240603 |
42 |
0 |
0 |
T4 |
1703 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
209 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
1300 |
0 |
0 |
0 |
T13 |
45734 |
24 |
0 |
0 |
T14 |
2435 |
0 |
0 |
0 |
T15 |
1950 |
0 |
0 |
0 |
T16 |
1374 |
0 |
0 |
0 |
T17 |
1414 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162839091 |
31741 |
0 |
0 |
T1 |
30953 |
6 |
0 |
0 |
T2 |
32056 |
22 |
0 |
0 |
T3 |
240603 |
42 |
0 |
0 |
T4 |
1703 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
209 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
1300 |
0 |
0 |
0 |
T13 |
45734 |
24 |
0 |
0 |
T14 |
2435 |
0 |
0 |
0 |
T15 |
1950 |
0 |
0 |
0 |
T16 |
1374 |
0 |
0 |
0 |
T17 |
1414 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
399801564 |
31754 |
0 |
0 |
T1 |
30953 |
6 |
0 |
0 |
T2 |
128225 |
22 |
0 |
0 |
T3 |
238109 |
42 |
0 |
0 |
T4 |
6814 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
209 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
2227 |
0 |
0 |
0 |
T13 |
106022 |
24 |
0 |
0 |
T14 |
2337 |
0 |
0 |
0 |
T15 |
3984 |
0 |
0 |
0 |
T16 |
1359 |
0 |
0 |
0 |
T17 |
5660 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
199029950 |
25617 |
0 |
0 |
T1 |
15444 |
6 |
0 |
0 |
T2 |
64052 |
22 |
0 |
0 |
T3 |
119035 |
42 |
0 |
0 |
T4 |
3347 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
197 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
1152 |
0 |
0 |
0 |
T13 |
52965 |
24 |
0 |
0 |
T14 |
1082 |
0 |
0 |
0 |
T15 |
2167 |
0 |
0 |
0 |
T16 |
673 |
0 |
0 |
0 |
T17 |
2777 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162839091 |
25617 |
0 |
0 |
T1 |
30953 |
6 |
0 |
0 |
T2 |
32056 |
22 |
0 |
0 |
T3 |
240603 |
42 |
0 |
0 |
T4 |
1703 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
197 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
1300 |
0 |
0 |
0 |
T13 |
45734 |
24 |
0 |
0 |
T14 |
2435 |
0 |
0 |
0 |
T15 |
1950 |
0 |
0 |
0 |
T16 |
1374 |
0 |
0 |
0 |
T17 |
1414 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
199029950 |
31809 |
0 |
0 |
T1 |
15444 |
6 |
0 |
0 |
T2 |
64052 |
22 |
0 |
0 |
T3 |
119035 |
42 |
0 |
0 |
T4 |
3347 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
209 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
1152 |
0 |
0 |
0 |
T13 |
52965 |
24 |
0 |
0 |
T14 |
1082 |
0 |
0 |
0 |
T15 |
2167 |
0 |
0 |
0 |
T16 |
673 |
0 |
0 |
0 |
T17 |
2777 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162839091 |
31829 |
0 |
0 |
T1 |
30953 |
6 |
0 |
0 |
T2 |
32056 |
22 |
0 |
0 |
T3 |
240603 |
42 |
0 |
0 |
T4 |
1703 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
209 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
1300 |
0 |
0 |
0 |
T13 |
45734 |
24 |
0 |
0 |
T14 |
2435 |
0 |
0 |
0 |
T15 |
1950 |
0 |
0 |
0 |
T16 |
1374 |
0 |
0 |
0 |
T17 |
1414 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162839091 |
31802 |
0 |
0 |
T1 |
30953 |
6 |
0 |
0 |
T2 |
32056 |
22 |
0 |
0 |
T3 |
240603 |
42 |
0 |
0 |
T4 |
1703 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
209 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
1300 |
0 |
0 |
0 |
T13 |
45734 |
24 |
0 |
0 |
T14 |
2435 |
0 |
0 |
0 |
T15 |
1950 |
0 |
0 |
0 |
T16 |
1374 |
0 |
0 |
0 |
T17 |
1414 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
199029950 |
31810 |
0 |
0 |
T1 |
15444 |
6 |
0 |
0 |
T2 |
64052 |
22 |
0 |
0 |
T3 |
119035 |
42 |
0 |
0 |
T4 |
3347 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
209 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
1152 |
0 |
0 |
0 |
T13 |
52965 |
24 |
0 |
0 |
T14 |
1082 |
0 |
0 |
0 |
T15 |
2167 |
0 |
0 |
0 |
T16 |
673 |
0 |
0 |
0 |
T17 |
2777 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
99514330 |
25617 |
0 |
0 |
T1 |
7722 |
6 |
0 |
0 |
T2 |
32026 |
22 |
0 |
0 |
T3 |
59518 |
42 |
0 |
0 |
T4 |
1673 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
197 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
575 |
0 |
0 |
0 |
T13 |
26482 |
24 |
0 |
0 |
T14 |
540 |
0 |
0 |
0 |
T15 |
1083 |
0 |
0 |
0 |
T16 |
336 |
0 |
0 |
0 |
T17 |
1388 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162839091 |
25617 |
0 |
0 |
T1 |
30953 |
6 |
0 |
0 |
T2 |
32056 |
22 |
0 |
0 |
T3 |
240603 |
42 |
0 |
0 |
T4 |
1703 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
197 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
1300 |
0 |
0 |
0 |
T13 |
45734 |
24 |
0 |
0 |
T14 |
2435 |
0 |
0 |
0 |
T15 |
1950 |
0 |
0 |
0 |
T16 |
1374 |
0 |
0 |
0 |
T17 |
1414 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
99514330 |
31522 |
0 |
0 |
T1 |
7722 |
6 |
0 |
0 |
T2 |
32026 |
22 |
0 |
0 |
T3 |
59518 |
42 |
0 |
0 |
T4 |
1673 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
209 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
575 |
0 |
0 |
0 |
T13 |
26482 |
24 |
0 |
0 |
T14 |
540 |
0 |
0 |
0 |
T15 |
1083 |
0 |
0 |
0 |
T16 |
336 |
0 |
0 |
0 |
T17 |
1388 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162839091 |
31562 |
0 |
0 |
T1 |
30953 |
6 |
0 |
0 |
T2 |
32056 |
22 |
0 |
0 |
T3 |
240603 |
42 |
0 |
0 |
T4 |
1703 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
209 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
1300 |
0 |
0 |
0 |
T13 |
45734 |
24 |
0 |
0 |
T14 |
2435 |
0 |
0 |
0 |
T15 |
1950 |
0 |
0 |
0 |
T16 |
1374 |
0 |
0 |
0 |
T17 |
1414 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162839091 |
31520 |
0 |
0 |
T1 |
30953 |
6 |
0 |
0 |
T2 |
32056 |
22 |
0 |
0 |
T3 |
240603 |
42 |
0 |
0 |
T4 |
1703 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
209 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
1300 |
0 |
0 |
0 |
T13 |
45734 |
24 |
0 |
0 |
T14 |
2435 |
0 |
0 |
0 |
T15 |
1950 |
0 |
0 |
0 |
T16 |
1374 |
0 |
0 |
0 |
T17 |
1414 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
99514330 |
31525 |
0 |
0 |
T1 |
7722 |
6 |
0 |
0 |
T2 |
32026 |
22 |
0 |
0 |
T3 |
59518 |
42 |
0 |
0 |
T4 |
1673 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
209 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
575 |
0 |
0 |
0 |
T13 |
26482 |
24 |
0 |
0 |
T14 |
540 |
0 |
0 |
0 |
T15 |
1083 |
0 |
0 |
0 |
T16 |
336 |
0 |
0 |
0 |
T17 |
1388 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
428520523 |
25617 |
0 |
0 |
T1 |
32245 |
6 |
0 |
0 |
T2 |
133572 |
22 |
0 |
0 |
T3 |
248038 |
42 |
0 |
0 |
T4 |
7099 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
197 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
2321 |
0 |
0 |
0 |
T13 |
152445 |
24 |
0 |
0 |
T14 |
2435 |
0 |
0 |
0 |
T15 |
4150 |
0 |
0 |
0 |
T16 |
1416 |
0 |
0 |
0 |
T17 |
5896 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162839091 |
25617 |
0 |
0 |
T1 |
30953 |
6 |
0 |
0 |
T2 |
32056 |
22 |
0 |
0 |
T3 |
240603 |
42 |
0 |
0 |
T4 |
1703 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
197 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
1300 |
0 |
0 |
0 |
T13 |
45734 |
24 |
0 |
0 |
T14 |
2435 |
0 |
0 |
0 |
T15 |
1950 |
0 |
0 |
0 |
T16 |
1374 |
0 |
0 |
0 |
T17 |
1414 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
428520523 |
31767 |
0 |
0 |
T1 |
32245 |
6 |
0 |
0 |
T2 |
133572 |
22 |
0 |
0 |
T3 |
248038 |
42 |
0 |
0 |
T4 |
7099 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
209 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
2321 |
0 |
0 |
0 |
T13 |
152445 |
24 |
0 |
0 |
T14 |
2435 |
0 |
0 |
0 |
T15 |
4150 |
0 |
0 |
0 |
T16 |
1416 |
0 |
0 |
0 |
T17 |
5896 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162839091 |
31779 |
0 |
0 |
T1 |
30953 |
6 |
0 |
0 |
T2 |
32056 |
22 |
0 |
0 |
T3 |
240603 |
42 |
0 |
0 |
T4 |
1703 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
209 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
1300 |
0 |
0 |
0 |
T13 |
45734 |
24 |
0 |
0 |
T14 |
2435 |
0 |
0 |
0 |
T15 |
1950 |
0 |
0 |
0 |
T16 |
1374 |
0 |
0 |
0 |
T17 |
1414 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162839091 |
31760 |
0 |
0 |
T1 |
30953 |
6 |
0 |
0 |
T2 |
32056 |
22 |
0 |
0 |
T3 |
240603 |
42 |
0 |
0 |
T4 |
1703 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
209 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
1300 |
0 |
0 |
0 |
T13 |
45734 |
24 |
0 |
0 |
T14 |
2435 |
0 |
0 |
0 |
T15 |
1950 |
0 |
0 |
0 |
T16 |
1374 |
0 |
0 |
0 |
T17 |
1414 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
428520523 |
31769 |
0 |
0 |
T1 |
32245 |
6 |
0 |
0 |
T2 |
133572 |
22 |
0 |
0 |
T3 |
248038 |
42 |
0 |
0 |
T4 |
7099 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
209 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
2321 |
0 |
0 |
0 |
T13 |
152445 |
24 |
0 |
0 |
T14 |
2435 |
0 |
0 |
0 |
T15 |
4150 |
0 |
0 |
0 |
T16 |
1416 |
0 |
0 |
0 |
T17 |
5896 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
205546466 |
25191 |
0 |
0 |
T1 |
15478 |
6 |
0 |
0 |
T2 |
64116 |
22 |
0 |
0 |
T3 |
119059 |
42 |
0 |
0 |
T4 |
3407 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
197 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
1114 |
0 |
0 |
0 |
T13 |
58774 |
24 |
0 |
0 |
T14 |
1168 |
0 |
0 |
0 |
T15 |
1991 |
0 |
0 |
0 |
T16 |
680 |
0 |
0 |
0 |
T17 |
2830 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162839091 |
25617 |
0 |
0 |
T1 |
30953 |
6 |
0 |
0 |
T2 |
32056 |
22 |
0 |
0 |
T3 |
240603 |
42 |
0 |
0 |
T4 |
1703 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
197 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
1300 |
0 |
0 |
0 |
T13 |
45734 |
24 |
0 |
0 |
T14 |
2435 |
0 |
0 |
0 |
T15 |
1950 |
0 |
0 |
0 |
T16 |
1374 |
0 |
0 |
0 |
T17 |
1414 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
205546466 |
31536 |
0 |
0 |
T1 |
15478 |
6 |
0 |
0 |
T2 |
64116 |
22 |
0 |
0 |
T3 |
119059 |
42 |
0 |
0 |
T4 |
3407 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
209 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
1114 |
0 |
0 |
0 |
T13 |
58774 |
24 |
0 |
0 |
T14 |
1168 |
0 |
0 |
0 |
T15 |
1991 |
0 |
0 |
0 |
T16 |
680 |
0 |
0 |
0 |
T17 |
2830 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162839091 |
31710 |
0 |
0 |
T1 |
30953 |
6 |
0 |
0 |
T2 |
32056 |
22 |
0 |
0 |
T3 |
240603 |
42 |
0 |
0 |
T4 |
1703 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
209 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
1300 |
0 |
0 |
0 |
T13 |
45734 |
24 |
0 |
0 |
T14 |
2435 |
0 |
0 |
0 |
T15 |
1950 |
0 |
0 |
0 |
T16 |
1374 |
0 |
0 |
0 |
T17 |
1414 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162839091 |
31399 |
0 |
0 |
T1 |
30953 |
6 |
0 |
0 |
T2 |
32056 |
22 |
0 |
0 |
T3 |
240603 |
42 |
0 |
0 |
T4 |
1703 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
209 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
1300 |
0 |
0 |
0 |
T13 |
45734 |
24 |
0 |
0 |
T14 |
2435 |
0 |
0 |
0 |
T15 |
1950 |
0 |
0 |
0 |
T16 |
1374 |
0 |
0 |
0 |
T17 |
1414 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
205546466 |
31578 |
0 |
0 |
T1 |
15478 |
6 |
0 |
0 |
T2 |
64116 |
22 |
0 |
0 |
T3 |
119059 |
42 |
0 |
0 |
T4 |
3407 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T6 |
0 |
64 |
0 |
0 |
T7 |
0 |
209 |
0 |
0 |
T8 |
0 |
66 |
0 |
0 |
T12 |
1114 |
0 |
0 |
0 |
T13 |
58774 |
24 |
0 |
0 |
T14 |
1168 |
0 |
0 |
0 |
T15 |
1991 |
0 |
0 |
0 |
T16 |
680 |
0 |
0 |
0 |
T17 |
2830 |
0 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T64,T62,T63 |
1 | 0 | Covered | T64,T62,T63 |
1 | 1 | Covered | T130,T134,T133 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T64,T62,T63 |
1 | 0 | Covered | T130,T134,T133 |
1 | 1 | Covered | T64,T62,T63 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162839091 |
40 |
0 |
0 |
T62 |
6256 |
1 |
0 |
0 |
T63 |
6162 |
1 |
0 |
0 |
T64 |
6314 |
1 |
0 |
0 |
T65 |
7158 |
3 |
0 |
0 |
T129 |
14996 |
1 |
0 |
0 |
T130 |
3878 |
2 |
0 |
0 |
T134 |
7096 |
3 |
0 |
0 |
T135 |
5084 |
1 |
0 |
0 |
T136 |
10019 |
1 |
0 |
0 |
T137 |
8766 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
399801564 |
40 |
0 |
0 |
T62 |
60057 |
1 |
0 |
0 |
T63 |
22753 |
1 |
0 |
0 |
T64 |
24247 |
1 |
0 |
0 |
T65 |
14316 |
3 |
0 |
0 |
T129 |
14541 |
1 |
0 |
0 |
T130 |
15511 |
2 |
0 |
0 |
T134 |
28385 |
3 |
0 |
0 |
T135 |
21221 |
1 |
0 |
0 |
T136 |
36995 |
1 |
0 |
0 |
T137 |
8586 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T64,T63,T65 |
1 | 0 | Covered | T64,T63,T65 |
1 | 1 | Covered | T65,T134,T138 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T64,T63,T65 |
1 | 0 | Covered | T65,T134,T138 |
1 | 1 | Covered | T64,T63,T65 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162839091 |
43 |
0 |
0 |
T63 |
6162 |
1 |
0 |
0 |
T64 |
6314 |
1 |
0 |
0 |
T65 |
7158 |
4 |
0 |
0 |
T68 |
5426 |
1 |
0 |
0 |
T129 |
14996 |
1 |
0 |
0 |
T130 |
3878 |
1 |
0 |
0 |
T134 |
7096 |
4 |
0 |
0 |
T135 |
5084 |
1 |
0 |
0 |
T136 |
10019 |
1 |
0 |
0 |
T139 |
7056 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
399801564 |
43 |
0 |
0 |
T63 |
22753 |
1 |
0 |
0 |
T64 |
24247 |
1 |
0 |
0 |
T65 |
14316 |
4 |
0 |
0 |
T68 |
23674 |
1 |
0 |
0 |
T129 |
14541 |
1 |
0 |
0 |
T130 |
15511 |
1 |
0 |
0 |
T134 |
28385 |
4 |
0 |
0 |
T135 |
21221 |
1 |
0 |
0 |
T136 |
36995 |
1 |
0 |
0 |
T139 |
6773 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T61,T63,T66 |
1 | 0 | Covered | T61,T63,T66 |
1 | 1 | Covered | T61,T67,T140 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T61,T63,T66 |
1 | 0 | Covered | T61,T67,T140 |
1 | 1 | Covered | T61,T63,T66 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162839091 |
29 |
0 |
0 |
T61 |
4840 |
3 |
0 |
0 |
T63 |
6162 |
1 |
0 |
0 |
T66 |
8526 |
2 |
0 |
0 |
T67 |
8791 |
2 |
0 |
0 |
T68 |
5426 |
1 |
0 |
0 |
T129 |
14996 |
1 |
0 |
0 |
T130 |
3878 |
2 |
0 |
0 |
T131 |
15401 |
1 |
0 |
0 |
T132 |
3280 |
2 |
0 |
0 |
T133 |
9407 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
199029950 |
29 |
0 |
0 |
T61 |
18440 |
3 |
0 |
0 |
T63 |
10599 |
1 |
0 |
0 |
T66 |
3627 |
2 |
0 |
0 |
T67 |
7802 |
2 |
0 |
0 |
T68 |
11464 |
1 |
0 |
0 |
T129 |
6474 |
1 |
0 |
0 |
T130 |
7348 |
2 |
0 |
0 |
T131 |
7275 |
1 |
0 |
0 |
T132 |
5802 |
2 |
0 |
0 |
T133 |
4371 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T61,T62,T63 |
1 | 0 | Covered | T61,T62,T63 |
1 | 1 | Covered | T61,T140 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T61,T62,T63 |
1 | 0 | Covered | T61,T140 |
1 | 1 | Covered | T61,T62,T63 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162839091 |
27 |
0 |
0 |
T61 |
4840 |
2 |
0 |
0 |
T62 |
6256 |
1 |
0 |
0 |
T63 |
6162 |
1 |
0 |
0 |
T66 |
8526 |
1 |
0 |
0 |
T68 |
5426 |
1 |
0 |
0 |
T129 |
14996 |
1 |
0 |
0 |
T130 |
3878 |
2 |
0 |
0 |
T134 |
7096 |
1 |
0 |
0 |
T137 |
8766 |
1 |
0 |
0 |
T141 |
8896 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
199029950 |
27 |
0 |
0 |
T61 |
18440 |
2 |
0 |
0 |
T62 |
29595 |
1 |
0 |
0 |
T63 |
10599 |
1 |
0 |
0 |
T66 |
3627 |
1 |
0 |
0 |
T68 |
11464 |
1 |
0 |
0 |
T129 |
6474 |
1 |
0 |
0 |
T130 |
7348 |
2 |
0 |
0 |
T134 |
13490 |
1 |
0 |
0 |
T137 |
3674 |
1 |
0 |
0 |
T141 |
3782 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T62,T67,T68 |
1 | 0 | Covered | T62,T67,T68 |
1 | 1 | Covered | T141,T142,T140 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T62,T67,T68 |
1 | 0 | Covered | T141,T142,T140 |
1 | 1 | Covered | T62,T67,T68 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162839091 |
32 |
0 |
0 |
T62 |
6256 |
2 |
0 |
0 |
T67 |
8791 |
1 |
0 |
0 |
T68 |
5426 |
1 |
0 |
0 |
T131 |
15401 |
2 |
0 |
0 |
T133 |
9407 |
1 |
0 |
0 |
T134 |
7096 |
1 |
0 |
0 |
T136 |
10019 |
1 |
0 |
0 |
T138 |
6088 |
1 |
0 |
0 |
T141 |
8896 |
3 |
0 |
0 |
T143 |
9130 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
99514330 |
32 |
0 |
0 |
T62 |
14796 |
2 |
0 |
0 |
T67 |
3902 |
1 |
0 |
0 |
T68 |
5733 |
1 |
0 |
0 |
T131 |
3638 |
2 |
0 |
0 |
T133 |
2186 |
1 |
0 |
0 |
T134 |
6746 |
1 |
0 |
0 |
T136 |
8886 |
1 |
0 |
0 |
T138 |
1395 |
1 |
0 |
0 |
T141 |
1892 |
3 |
0 |
0 |
T143 |
2017 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T62,T65,T67 |
1 | 0 | Covered | T62,T65,T67 |
1 | 1 | Covered | T67,T141,T143 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T62,T65,T67 |
1 | 0 | Covered | T67,T141,T143 |
1 | 1 | Covered | T62,T65,T67 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162839091 |
31 |
0 |
0 |
T62 |
6256 |
2 |
0 |
0 |
T65 |
7158 |
1 |
0 |
0 |
T67 |
8791 |
2 |
0 |
0 |
T131 |
15401 |
1 |
0 |
0 |
T134 |
7096 |
1 |
0 |
0 |
T136 |
10019 |
1 |
0 |
0 |
T138 |
6088 |
1 |
0 |
0 |
T141 |
8896 |
3 |
0 |
0 |
T142 |
8515 |
1 |
0 |
0 |
T143 |
9130 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
99514330 |
31 |
0 |
0 |
T62 |
14796 |
2 |
0 |
0 |
T65 |
3064 |
1 |
0 |
0 |
T67 |
3902 |
2 |
0 |
0 |
T131 |
3638 |
1 |
0 |
0 |
T134 |
6746 |
1 |
0 |
0 |
T136 |
8886 |
1 |
0 |
0 |
T138 |
1395 |
1 |
0 |
0 |
T141 |
1892 |
3 |
0 |
0 |
T142 |
1668 |
1 |
0 |
0 |
T143 |
2017 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T61,T64,T62 |
1 | 0 | Covered | T61,T64,T62 |
1 | 1 | Covered | T135,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T61,T64,T62 |
1 | 0 | Covered | T135,T144,T145 |
1 | 1 | Covered | T61,T64,T62 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162839091 |
40 |
0 |
0 |
T61 |
4840 |
2 |
0 |
0 |
T62 |
6256 |
1 |
0 |
0 |
T63 |
6162 |
1 |
0 |
0 |
T64 |
6314 |
1 |
0 |
0 |
T67 |
8791 |
2 |
0 |
0 |
T68 |
5426 |
1 |
0 |
0 |
T69 |
5842 |
1 |
0 |
0 |
T130 |
3878 |
1 |
0 |
0 |
T135 |
5084 |
2 |
0 |
0 |
T141 |
8896 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
428520523 |
40 |
0 |
0 |
T61 |
40336 |
2 |
0 |
0 |
T62 |
62562 |
1 |
0 |
0 |
T63 |
23702 |
1 |
0 |
0 |
T64 |
25259 |
1 |
0 |
0 |
T67 |
18315 |
2 |
0 |
0 |
T68 |
24662 |
1 |
0 |
0 |
T69 |
5961 |
1 |
0 |
0 |
T130 |
16159 |
1 |
0 |
0 |
T135 |
22106 |
2 |
0 |
0 |
T141 |
9268 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T61,T64,T62 |
1 | 0 | Covered | T61,T64,T62 |
1 | 1 | Covered | T145,T146,T147 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T61,T64,T62 |
1 | 0 | Covered | T145,T146,T147 |
1 | 1 | Covered | T61,T64,T62 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162839091 |
39 |
0 |
0 |
T61 |
4840 |
2 |
0 |
0 |
T62 |
6256 |
1 |
0 |
0 |
T63 |
6162 |
1 |
0 |
0 |
T64 |
6314 |
1 |
0 |
0 |
T65 |
7158 |
1 |
0 |
0 |
T67 |
8791 |
2 |
0 |
0 |
T68 |
5426 |
1 |
0 |
0 |
T130 |
3878 |
1 |
0 |
0 |
T135 |
5084 |
1 |
0 |
0 |
T141 |
8896 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
428520523 |
39 |
0 |
0 |
T61 |
40336 |
2 |
0 |
0 |
T62 |
62562 |
1 |
0 |
0 |
T63 |
23702 |
1 |
0 |
0 |
T64 |
25259 |
1 |
0 |
0 |
T65 |
14914 |
1 |
0 |
0 |
T67 |
18315 |
2 |
0 |
0 |
T68 |
24662 |
1 |
0 |
0 |
T130 |
16159 |
1 |
0 |
0 |
T135 |
22106 |
1 |
0 |
0 |
T141 |
9268 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T61,T63,T65 |
1 | 0 | Covered | T61,T63,T65 |
1 | 1 | Covered | T61,T65,T129 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T61,T63,T65 |
1 | 0 | Covered | T61,T65,T129 |
1 | 1 | Covered | T61,T63,T65 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162839091 |
29 |
0 |
0 |
T61 |
4840 |
3 |
0 |
0 |
T63 |
6162 |
2 |
0 |
0 |
T65 |
7158 |
2 |
0 |
0 |
T67 |
8791 |
1 |
0 |
0 |
T69 |
5842 |
1 |
0 |
0 |
T129 |
14996 |
2 |
0 |
0 |
T131 |
15401 |
1 |
0 |
0 |
T134 |
7096 |
1 |
0 |
0 |
T138 |
6088 |
1 |
0 |
0 |
T144 |
12862 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
205546466 |
29 |
0 |
0 |
T61 |
19362 |
3 |
0 |
0 |
T63 |
11377 |
2 |
0 |
0 |
T65 |
7158 |
2 |
0 |
0 |
T67 |
8791 |
1 |
0 |
0 |
T69 |
2861 |
1 |
0 |
0 |
T129 |
7271 |
2 |
0 |
0 |
T131 |
8124 |
1 |
0 |
0 |
T134 |
14193 |
1 |
0 |
0 |
T138 |
3076 |
1 |
0 |
0 |
T144 |
6173 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T61,T63,T65 |
1 | 0 | Covered | T61,T63,T65 |
1 | 1 | Covered | T131,T144,T148 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T61,T63,T65 |
1 | 0 | Covered | T131,T144,T148 |
1 | 1 | Covered | T61,T63,T65 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162839091 |
33 |
0 |
0 |
T61 |
4840 |
2 |
0 |
0 |
T63 |
6162 |
2 |
0 |
0 |
T65 |
7158 |
1 |
0 |
0 |
T69 |
5842 |
1 |
0 |
0 |
T129 |
14996 |
1 |
0 |
0 |
T131 |
15401 |
3 |
0 |
0 |
T138 |
6088 |
1 |
0 |
0 |
T144 |
12862 |
2 |
0 |
0 |
T148 |
3158 |
3 |
0 |
0 |
T149 |
6451 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
205546466 |
33 |
0 |
0 |
T61 |
19362 |
2 |
0 |
0 |
T63 |
11377 |
2 |
0 |
0 |
T65 |
7158 |
1 |
0 |
0 |
T69 |
2861 |
1 |
0 |
0 |
T129 |
7271 |
1 |
0 |
0 |
T131 |
8124 |
3 |
0 |
0 |
T138 |
3076 |
1 |
0 |
0 |
T144 |
6173 |
2 |
0 |
0 |
T148 |
6317 |
3 |
0 |
0 |
T149 |
14745 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396932931 |
97318 |
0 |
0 |
T1 |
30953 |
12 |
0 |
0 |
T2 |
128225 |
69 |
0 |
0 |
T3 |
238109 |
88 |
0 |
0 |
T4 |
6814 |
0 |
0 |
0 |
T5 |
0 |
65 |
0 |
0 |
T6 |
0 |
209 |
0 |
0 |
T7 |
0 |
837 |
0 |
0 |
T8 |
0 |
226 |
0 |
0 |
T12 |
2227 |
0 |
0 |
0 |
T13 |
106022 |
118 |
0 |
0 |
T14 |
2337 |
0 |
0 |
0 |
T15 |
3984 |
0 |
0 |
0 |
T16 |
1359 |
0 |
0 |
0 |
T17 |
5660 |
0 |
0 |
0 |
T18 |
0 |
36 |
0 |
0 |
T24 |
0 |
178 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13309523 |
96979 |
0 |
0 |
T1 |
77 |
12 |
0 |
0 |
T2 |
289 |
69 |
0 |
0 |
T3 |
503 |
88 |
0 |
0 |
T4 |
497 |
0 |
0 |
0 |
T5 |
0 |
65 |
0 |
0 |
T6 |
0 |
209 |
0 |
0 |
T7 |
0 |
837 |
0 |
0 |
T8 |
0 |
226 |
0 |
0 |
T12 |
162 |
0 |
0 |
0 |
T13 |
238 |
118 |
0 |
0 |
T14 |
170 |
0 |
0 |
0 |
T15 |
290 |
0 |
0 |
0 |
T16 |
98 |
0 |
0 |
0 |
T17 |
412 |
0 |
0 |
0 |
T18 |
0 |
36 |
0 |
0 |
T24 |
0 |
178 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
197641692 |
96712 |
0 |
0 |
T1 |
15444 |
12 |
0 |
0 |
T2 |
64052 |
69 |
0 |
0 |
T3 |
119035 |
88 |
0 |
0 |
T4 |
3347 |
0 |
0 |
0 |
T5 |
0 |
65 |
0 |
0 |
T6 |
0 |
209 |
0 |
0 |
T7 |
0 |
819 |
0 |
0 |
T8 |
0 |
226 |
0 |
0 |
T12 |
1152 |
0 |
0 |
0 |
T13 |
52965 |
118 |
0 |
0 |
T14 |
1082 |
0 |
0 |
0 |
T15 |
2167 |
0 |
0 |
0 |
T16 |
673 |
0 |
0 |
0 |
T17 |
2777 |
0 |
0 |
0 |
T18 |
0 |
36 |
0 |
0 |
T24 |
0 |
178 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13309523 |
96374 |
0 |
0 |
T1 |
77 |
12 |
0 |
0 |
T2 |
289 |
69 |
0 |
0 |
T3 |
503 |
88 |
0 |
0 |
T4 |
497 |
0 |
0 |
0 |
T5 |
0 |
65 |
0 |
0 |
T6 |
0 |
209 |
0 |
0 |
T7 |
0 |
819 |
0 |
0 |
T8 |
0 |
226 |
0 |
0 |
T12 |
162 |
0 |
0 |
0 |
T13 |
238 |
118 |
0 |
0 |
T14 |
170 |
0 |
0 |
0 |
T15 |
290 |
0 |
0 |
0 |
T16 |
98 |
0 |
0 |
0 |
T17 |
412 |
0 |
0 |
0 |
T18 |
0 |
36 |
0 |
0 |
T24 |
0 |
178 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
98820198 |
95719 |
0 |
0 |
T1 |
7722 |
12 |
0 |
0 |
T2 |
32026 |
69 |
0 |
0 |
T3 |
59518 |
88 |
0 |
0 |
T4 |
1673 |
0 |
0 |
0 |
T5 |
0 |
65 |
0 |
0 |
T6 |
0 |
209 |
0 |
0 |
T7 |
0 |
773 |
0 |
0 |
T8 |
0 |
226 |
0 |
0 |
T12 |
575 |
0 |
0 |
0 |
T13 |
26482 |
118 |
0 |
0 |
T14 |
540 |
0 |
0 |
0 |
T15 |
1083 |
0 |
0 |
0 |
T16 |
336 |
0 |
0 |
0 |
T17 |
1388 |
0 |
0 |
0 |
T18 |
0 |
36 |
0 |
0 |
T24 |
0 |
178 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13309523 |
95386 |
0 |
0 |
T1 |
77 |
12 |
0 |
0 |
T2 |
289 |
69 |
0 |
0 |
T3 |
503 |
88 |
0 |
0 |
T4 |
497 |
0 |
0 |
0 |
T5 |
0 |
65 |
0 |
0 |
T6 |
0 |
209 |
0 |
0 |
T7 |
0 |
773 |
0 |
0 |
T8 |
0 |
226 |
0 |
0 |
T12 |
162 |
0 |
0 |
0 |
T13 |
238 |
118 |
0 |
0 |
T14 |
170 |
0 |
0 |
0 |
T15 |
290 |
0 |
0 |
0 |
T16 |
98 |
0 |
0 |
0 |
T17 |
412 |
0 |
0 |
0 |
T18 |
0 |
36 |
0 |
0 |
T24 |
0 |
178 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425532238 |
118869 |
0 |
0 |
T1 |
32245 |
12 |
0 |
0 |
T2 |
133572 |
69 |
0 |
0 |
T3 |
248038 |
88 |
0 |
0 |
T4 |
7099 |
0 |
0 |
0 |
T5 |
0 |
65 |
0 |
0 |
T6 |
0 |
305 |
0 |
0 |
T7 |
0 |
764 |
0 |
0 |
T8 |
0 |
298 |
0 |
0 |
T12 |
2321 |
0 |
0 |
0 |
T13 |
152445 |
202 |
0 |
0 |
T14 |
2435 |
0 |
0 |
0 |
T15 |
4150 |
0 |
0 |
0 |
T16 |
1416 |
0 |
0 |
0 |
T17 |
5896 |
0 |
0 |
0 |
T18 |
0 |
33 |
0 |
0 |
T24 |
0 |
202 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13041897 |
117985 |
0 |
0 |
T1 |
77 |
12 |
0 |
0 |
T2 |
289 |
69 |
0 |
0 |
T3 |
503 |
88 |
0 |
0 |
T4 |
497 |
0 |
0 |
0 |
T5 |
0 |
65 |
0 |
0 |
T6 |
0 |
305 |
0 |
0 |
T7 |
0 |
701 |
0 |
0 |
T8 |
0 |
298 |
0 |
0 |
T12 |
162 |
0 |
0 |
0 |
T13 |
322 |
202 |
0 |
0 |
T14 |
170 |
0 |
0 |
0 |
T15 |
290 |
0 |
0 |
0 |
T16 |
98 |
0 |
0 |
0 |
T17 |
412 |
0 |
0 |
0 |
T18 |
0 |
33 |
0 |
0 |
T24 |
0 |
202 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
204112110 |
117164 |
0 |
0 |
T1 |
15478 |
12 |
0 |
0 |
T2 |
64116 |
64 |
0 |
0 |
T3 |
119059 |
88 |
0 |
0 |
T4 |
3407 |
0 |
0 |
0 |
T5 |
0 |
65 |
0 |
0 |
T6 |
0 |
269 |
0 |
0 |
T7 |
0 |
758 |
0 |
0 |
T8 |
0 |
269 |
0 |
0 |
T12 |
1114 |
0 |
0 |
0 |
T13 |
58774 |
132 |
0 |
0 |
T14 |
1168 |
0 |
0 |
0 |
T15 |
1991 |
0 |
0 |
0 |
T16 |
680 |
0 |
0 |
0 |
T17 |
2830 |
0 |
0 |
0 |
T18 |
0 |
31 |
0 |
0 |
T24 |
0 |
250 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13207808 |
115703 |
0 |
0 |
T1 |
77 |
12 |
0 |
0 |
T2 |
289 |
64 |
0 |
0 |
T3 |
503 |
88 |
0 |
0 |
T4 |
497 |
0 |
0 |
0 |
T5 |
0 |
65 |
0 |
0 |
T6 |
0 |
269 |
0 |
0 |
T7 |
0 |
758 |
0 |
0 |
T8 |
0 |
269 |
0 |
0 |
T12 |
162 |
0 |
0 |
0 |
T13 |
262 |
132 |
0 |
0 |
T14 |
170 |
0 |
0 |
0 |
T15 |
290 |
0 |
0 |
0 |
T16 |
98 |
0 |
0 |
0 |
T17 |
412 |
0 |
0 |
0 |
T18 |
0 |
31 |
0 |
0 |
T24 |
0 |
250 |
0 |
0 |