Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT2,T12,T3
10CoveredT12,T23,T84
11CoveredT12,T15,T16

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 396933385 4489 0 0
g_div2.Div2Whole_A 396933385 5345 0 0
g_div4.Div4Stepped_A 197642094 4386 0 0
g_div4.Div4Whole_A 197642094 5071 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396933385 4489 0 0
T3 238109 0 0 0
T6 0 13 0 0
T12 2228 2 0 0
T13 106023 0 0 0
T14 2338 0 0 0
T15 3984 7 0 0
T16 1360 2 0 0
T17 5660 0 0 0
T22 2795 0 0 0
T23 14695 15 0 0
T24 145953 0 0 0
T35 0 2 0 0
T96 0 7 0 0
T97 0 4 0 0
T118 0 4 0 0
T125 0 6 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396933385 5345 0 0
T3 238109 0 0 0
T6 0 15 0 0
T12 2228 2 0 0
T13 106023 0 0 0
T14 2338 0 0 0
T15 3984 7 0 0
T16 1360 3 0 0
T17 5660 0 0 0
T22 2795 0 0 0
T23 14695 16 0 0
T24 145953 0 0 0
T35 0 5 0 0
T96 0 9 0 0
T97 0 4 0 0
T118 0 5 0 0
T125 0 8 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 197642094 4386 0 0
T3 119036 0 0 0
T6 0 13 0 0
T12 1152 2 0 0
T13 52965 0 0 0
T14 1082 0 0 0
T15 2168 7 0 0
T16 673 2 0 0
T17 2777 0 0 0
T22 1378 0 0 0
T23 8597 15 0 0
T24 72965 0 0 0
T35 0 2 0 0
T96 0 7 0 0
T97 0 4 0 0
T118 0 4 0 0
T125 0 5 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 197642094 5071 0 0
T3 119036 0 0 0
T6 0 14 0 0
T12 1152 2 0 0
T13 52965 0 0 0
T14 1082 0 0 0
T15 2168 7 0 0
T16 673 3 0 0
T17 2777 0 0 0
T22 1378 0 0 0
T23 8597 14 0 0
T24 72965 0 0 0
T35 0 3 0 0
T96 0 8 0 0
T97 0 4 0 0
T118 0 5 0 0
T125 0 8 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT2,T12,T3
10CoveredT12,T23,T84
11CoveredT12,T15,T16

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 396933385 4489 0 0
g_div2.Div2Whole_A 396933385 5345 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396933385 4489 0 0
T3 238109 0 0 0
T6 0 13 0 0
T12 2228 2 0 0
T13 106023 0 0 0
T14 2338 0 0 0
T15 3984 7 0 0
T16 1360 2 0 0
T17 5660 0 0 0
T22 2795 0 0 0
T23 14695 15 0 0
T24 145953 0 0 0
T35 0 2 0 0
T96 0 7 0 0
T97 0 4 0 0
T118 0 4 0 0
T125 0 6 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396933385 5345 0 0
T3 238109 0 0 0
T6 0 15 0 0
T12 2228 2 0 0
T13 106023 0 0 0
T14 2338 0 0 0
T15 3984 7 0 0
T16 1360 3 0 0
T17 5660 0 0 0
T22 2795 0 0 0
T23 14695 16 0 0
T24 145953 0 0 0
T35 0 5 0 0
T96 0 9 0 0
T97 0 4 0 0
T118 0 5 0 0
T125 0 8 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT2,T12,T3
10CoveredT12,T23,T84
11CoveredT12,T15,T16

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 197642094 4386 0 0
g_div4.Div4Whole_A 197642094 5071 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 197642094 4386 0 0
T3 119036 0 0 0
T6 0 13 0 0
T12 1152 2 0 0
T13 52965 0 0 0
T14 1082 0 0 0
T15 2168 7 0 0
T16 673 2 0 0
T17 2777 0 0 0
T22 1378 0 0 0
T23 8597 15 0 0
T24 72965 0 0 0
T35 0 2 0 0
T96 0 7 0 0
T97 0 4 0 0
T118 0 4 0 0
T125 0 5 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 197642094 5071 0 0
T3 119036 0 0 0
T6 0 14 0 0
T12 1152 2 0 0
T13 52965 0 0 0
T14 1082 0 0 0
T15 2168 7 0 0
T16 673 3 0 0
T17 2777 0 0 0
T22 1378 0 0 0
T23 8597 14 0 0
T24 72965 0 0 0
T35 0 3 0 0
T96 0 8 0 0
T97 0 4 0 0
T118 0 5 0 0
T125 0 8 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%