Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T24 |
28 |
28 |
0 |
0 |
T25 |
28 |
28 |
0 |
0 |
T26 |
28 |
28 |
0 |
0 |
T27 |
28 |
28 |
0 |
0 |
T28 |
28 |
28 |
0 |
0 |
T29 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1510749184 |
1424684454 |
0 |
0 |
T4 |
2576655 |
2574930 |
0 |
0 |
T5 |
126879 |
125413 |
0 |
0 |
T6 |
64645 |
62138 |
0 |
0 |
T7 |
35697 |
29976 |
0 |
0 |
T24 |
140311 |
137348 |
0 |
0 |
T25 |
81518 |
76379 |
0 |
0 |
T26 |
72453 |
68709 |
0 |
0 |
T27 |
37221 |
32438 |
0 |
0 |
T28 |
59693 |
56268 |
0 |
0 |
T29 |
41895 |
37917 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
213250494 |
196665978 |
0 |
14490 |
T4 |
264402 |
264204 |
0 |
18 |
T5 |
11730 |
11556 |
0 |
18 |
T6 |
6186 |
5898 |
0 |
18 |
T7 |
8430 |
7002 |
0 |
18 |
T24 |
22026 |
21504 |
0 |
18 |
T25 |
18714 |
17424 |
0 |
18 |
T26 |
16458 |
15528 |
0 |
18 |
T27 |
5706 |
4872 |
0 |
18 |
T28 |
12474 |
11682 |
0 |
18 |
T29 |
9630 |
8598 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486892544 |
458279258 |
0 |
16905 |
T4 |
892318 |
891608 |
0 |
21 |
T5 |
44333 |
43705 |
0 |
21 |
T6 |
22532 |
21513 |
0 |
21 |
T7 |
9390 |
7704 |
0 |
21 |
T24 |
43763 |
42736 |
0 |
21 |
T25 |
21709 |
20213 |
0 |
21 |
T26 |
19364 |
18275 |
0 |
21 |
T27 |
11727 |
10030 |
0 |
21 |
T28 |
16578 |
15534 |
0 |
21 |
T29 |
11171 |
9974 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486892544 |
131211 |
0 |
0 |
T1 |
0 |
295 |
0 |
0 |
T4 |
892318 |
4 |
0 |
0 |
T5 |
44333 |
221 |
0 |
0 |
T6 |
22532 |
39 |
0 |
0 |
T7 |
9390 |
32 |
0 |
0 |
T17 |
0 |
102 |
0 |
0 |
T18 |
0 |
69 |
0 |
0 |
T19 |
0 |
34 |
0 |
0 |
T24 |
43763 |
258 |
0 |
0 |
T25 |
21709 |
203 |
0 |
0 |
T26 |
19364 |
253 |
0 |
0 |
T27 |
11727 |
15 |
0 |
0 |
T28 |
16578 |
214 |
0 |
0 |
T29 |
11171 |
12 |
0 |
0 |
T39 |
0 |
140 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
810606146 |
769646108 |
0 |
0 |
T4 |
1419935 |
1419079 |
0 |
0 |
T5 |
70816 |
70113 |
0 |
0 |
T6 |
35927 |
34688 |
0 |
0 |
T7 |
17877 |
15231 |
0 |
0 |
T24 |
74522 |
73069 |
0 |
0 |
T25 |
41095 |
38703 |
0 |
0 |
T26 |
36631 |
34867 |
0 |
0 |
T27 |
19788 |
17497 |
0 |
0 |
T28 |
30641 |
29013 |
0 |
0 |
T29 |
21094 |
19306 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T25 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T25 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T25 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T25 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T25 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76666058 |
72269266 |
0 |
0 |
T4 |
141708 |
141587 |
0 |
0 |
T5 |
7823 |
7716 |
0 |
0 |
T6 |
3962 |
3786 |
0 |
0 |
T7 |
1316 |
1085 |
0 |
0 |
T24 |
7049 |
6887 |
0 |
0 |
T25 |
2995 |
2792 |
0 |
0 |
T26 |
2686 |
2538 |
0 |
0 |
T27 |
1901 |
1629 |
0 |
0 |
T28 |
2404 |
2255 |
0 |
0 |
T29 |
1541 |
1379 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76666058 |
72262204 |
0 |
2415 |
T4 |
141708 |
141584 |
0 |
3 |
T5 |
7823 |
7713 |
0 |
3 |
T6 |
3962 |
3783 |
0 |
3 |
T7 |
1316 |
1082 |
0 |
3 |
T24 |
7049 |
6884 |
0 |
3 |
T25 |
2995 |
2789 |
0 |
3 |
T26 |
2686 |
2535 |
0 |
3 |
T27 |
1901 |
1626 |
0 |
3 |
T28 |
2404 |
2252 |
0 |
3 |
T29 |
1541 |
1376 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76666058 |
18554 |
0 |
0 |
T1 |
0 |
130 |
0 |
0 |
T4 |
141708 |
0 |
0 |
0 |
T5 |
7823 |
85 |
0 |
0 |
T6 |
3962 |
10 |
0 |
0 |
T7 |
1316 |
0 |
0 |
0 |
T17 |
0 |
46 |
0 |
0 |
T18 |
0 |
31 |
0 |
0 |
T24 |
7049 |
0 |
0 |
0 |
T25 |
2995 |
62 |
0 |
0 |
T26 |
2686 |
99 |
0 |
0 |
T27 |
1901 |
4 |
0 |
0 |
T28 |
2404 |
51 |
0 |
0 |
T29 |
1541 |
0 |
0 |
0 |
T39 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
32784858 |
0 |
0 |
T4 |
44067 |
44037 |
0 |
0 |
T5 |
1955 |
1929 |
0 |
0 |
T6 |
1031 |
986 |
0 |
0 |
T7 |
1405 |
1170 |
0 |
0 |
T24 |
3671 |
3587 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2743 |
2591 |
0 |
0 |
T27 |
951 |
815 |
0 |
0 |
T28 |
2079 |
1950 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
32784858 |
0 |
0 |
T4 |
44067 |
44037 |
0 |
0 |
T5 |
1955 |
1929 |
0 |
0 |
T6 |
1031 |
986 |
0 |
0 |
T7 |
1405 |
1170 |
0 |
0 |
T24 |
3671 |
3587 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2743 |
2591 |
0 |
0 |
T27 |
951 |
815 |
0 |
0 |
T28 |
2079 |
1950 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
32784858 |
0 |
0 |
T4 |
44067 |
44037 |
0 |
0 |
T5 |
1955 |
1929 |
0 |
0 |
T6 |
1031 |
986 |
0 |
0 |
T7 |
1405 |
1170 |
0 |
0 |
T24 |
3671 |
3587 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2743 |
2591 |
0 |
0 |
T27 |
951 |
815 |
0 |
0 |
T28 |
2079 |
1950 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
32784858 |
0 |
0 |
T4 |
44067 |
44037 |
0 |
0 |
T5 |
1955 |
1929 |
0 |
0 |
T6 |
1031 |
986 |
0 |
0 |
T7 |
1405 |
1170 |
0 |
0 |
T24 |
3671 |
3587 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2743 |
2591 |
0 |
0 |
T27 |
951 |
815 |
0 |
0 |
T28 |
2079 |
1950 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T25 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T25 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T25 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T25 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T25 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
32784858 |
0 |
0 |
T4 |
44067 |
44037 |
0 |
0 |
T5 |
1955 |
1929 |
0 |
0 |
T6 |
1031 |
986 |
0 |
0 |
T7 |
1405 |
1170 |
0 |
0 |
T24 |
3671 |
3587 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2743 |
2591 |
0 |
0 |
T27 |
951 |
815 |
0 |
0 |
T28 |
2079 |
1950 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
32777663 |
0 |
2415 |
T4 |
44067 |
44034 |
0 |
3 |
T5 |
1955 |
1926 |
0 |
3 |
T6 |
1031 |
983 |
0 |
3 |
T7 |
1405 |
1167 |
0 |
3 |
T24 |
3671 |
3584 |
0 |
3 |
T25 |
3119 |
2904 |
0 |
3 |
T26 |
2743 |
2588 |
0 |
3 |
T27 |
951 |
812 |
0 |
3 |
T28 |
2079 |
1947 |
0 |
3 |
T29 |
1605 |
1433 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
11480 |
0 |
0 |
T1 |
0 |
84 |
0 |
0 |
T4 |
44067 |
0 |
0 |
0 |
T5 |
1955 |
34 |
0 |
0 |
T6 |
1031 |
3 |
0 |
0 |
T7 |
1405 |
0 |
0 |
0 |
T17 |
0 |
34 |
0 |
0 |
T18 |
0 |
25 |
0 |
0 |
T24 |
3671 |
0 |
0 |
0 |
T25 |
3119 |
46 |
0 |
0 |
T26 |
2743 |
33 |
0 |
0 |
T27 |
951 |
3 |
0 |
0 |
T28 |
2079 |
57 |
0 |
0 |
T29 |
1605 |
0 |
0 |
0 |
T39 |
0 |
42 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T25 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T25 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T25 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T25 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T25 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
32784858 |
0 |
0 |
T4 |
44067 |
44037 |
0 |
0 |
T5 |
1955 |
1929 |
0 |
0 |
T6 |
1031 |
986 |
0 |
0 |
T7 |
1405 |
1170 |
0 |
0 |
T24 |
3671 |
3587 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2743 |
2591 |
0 |
0 |
T27 |
951 |
815 |
0 |
0 |
T28 |
2079 |
1950 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
32777663 |
0 |
2415 |
T4 |
44067 |
44034 |
0 |
3 |
T5 |
1955 |
1926 |
0 |
3 |
T6 |
1031 |
983 |
0 |
3 |
T7 |
1405 |
1167 |
0 |
3 |
T24 |
3671 |
3584 |
0 |
3 |
T25 |
3119 |
2904 |
0 |
3 |
T26 |
2743 |
2588 |
0 |
3 |
T27 |
951 |
812 |
0 |
3 |
T28 |
2079 |
1947 |
0 |
3 |
T29 |
1605 |
1433 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
13001 |
0 |
0 |
T1 |
0 |
81 |
0 |
0 |
T4 |
44067 |
0 |
0 |
0 |
T5 |
1955 |
28 |
0 |
0 |
T6 |
1031 |
10 |
0 |
0 |
T7 |
1405 |
0 |
0 |
0 |
T17 |
0 |
22 |
0 |
0 |
T18 |
0 |
13 |
0 |
0 |
T19 |
0 |
34 |
0 |
0 |
T24 |
3671 |
0 |
0 |
0 |
T25 |
3119 |
24 |
0 |
0 |
T26 |
2743 |
43 |
0 |
0 |
T27 |
951 |
0 |
0 |
0 |
T28 |
2079 |
49 |
0 |
0 |
T29 |
1605 |
0 |
0 |
0 |
T39 |
0 |
38 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84785747 |
82409021 |
0 |
0 |
T4 |
165619 |
165550 |
0 |
0 |
T5 |
8150 |
8109 |
0 |
0 |
T6 |
4127 |
4030 |
0 |
0 |
T7 |
1316 |
1204 |
0 |
0 |
T24 |
7343 |
7231 |
0 |
0 |
T25 |
3119 |
3007 |
0 |
0 |
T26 |
2798 |
2701 |
0 |
0 |
T27 |
1981 |
1840 |
0 |
0 |
T28 |
2504 |
2407 |
0 |
0 |
T29 |
1605 |
1565 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84785747 |
82409021 |
0 |
0 |
T4 |
165619 |
165550 |
0 |
0 |
T5 |
8150 |
8109 |
0 |
0 |
T6 |
4127 |
4030 |
0 |
0 |
T7 |
1316 |
1204 |
0 |
0 |
T24 |
7343 |
7231 |
0 |
0 |
T25 |
3119 |
3007 |
0 |
0 |
T26 |
2798 |
2701 |
0 |
0 |
T27 |
1981 |
1840 |
0 |
0 |
T28 |
2504 |
2407 |
0 |
0 |
T29 |
1605 |
1565 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76666058 |
74425547 |
0 |
0 |
T4 |
141708 |
141642 |
0 |
0 |
T5 |
7823 |
7784 |
0 |
0 |
T6 |
3962 |
3869 |
0 |
0 |
T7 |
1316 |
1209 |
0 |
0 |
T24 |
7049 |
6942 |
0 |
0 |
T25 |
2995 |
2888 |
0 |
0 |
T26 |
2686 |
2593 |
0 |
0 |
T27 |
1901 |
1766 |
0 |
0 |
T28 |
2404 |
2310 |
0 |
0 |
T29 |
1541 |
1502 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76666058 |
74425547 |
0 |
0 |
T4 |
141708 |
141642 |
0 |
0 |
T5 |
7823 |
7784 |
0 |
0 |
T6 |
3962 |
3869 |
0 |
0 |
T7 |
1316 |
1209 |
0 |
0 |
T24 |
7049 |
6942 |
0 |
0 |
T25 |
2995 |
2888 |
0 |
0 |
T26 |
2686 |
2593 |
0 |
0 |
T27 |
1901 |
1766 |
0 |
0 |
T28 |
2404 |
2310 |
0 |
0 |
T29 |
1541 |
1502 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37418350 |
37418350 |
0 |
0 |
T4 |
70821 |
70821 |
0 |
0 |
T5 |
4402 |
4402 |
0 |
0 |
T6 |
2109 |
2109 |
0 |
0 |
T7 |
605 |
605 |
0 |
0 |
T24 |
3471 |
3471 |
0 |
0 |
T25 |
1530 |
1530 |
0 |
0 |
T26 |
1438 |
1438 |
0 |
0 |
T27 |
883 |
883 |
0 |
0 |
T28 |
1361 |
1361 |
0 |
0 |
T29 |
751 |
751 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37418350 |
37418350 |
0 |
0 |
T4 |
70821 |
70821 |
0 |
0 |
T5 |
4402 |
4402 |
0 |
0 |
T6 |
2109 |
2109 |
0 |
0 |
T7 |
605 |
605 |
0 |
0 |
T24 |
3471 |
3471 |
0 |
0 |
T25 |
1530 |
1530 |
0 |
0 |
T26 |
1438 |
1438 |
0 |
0 |
T27 |
883 |
883 |
0 |
0 |
T28 |
1361 |
1361 |
0 |
0 |
T29 |
751 |
751 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
18708777 |
18708777 |
0 |
0 |
T4 |
35411 |
35411 |
0 |
0 |
T5 |
2200 |
2200 |
0 |
0 |
T6 |
1054 |
1054 |
0 |
0 |
T7 |
302 |
302 |
0 |
0 |
T24 |
1736 |
1736 |
0 |
0 |
T25 |
764 |
764 |
0 |
0 |
T26 |
716 |
716 |
0 |
0 |
T27 |
442 |
442 |
0 |
0 |
T28 |
680 |
680 |
0 |
0 |
T29 |
376 |
376 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
18708777 |
18708777 |
0 |
0 |
T4 |
35411 |
35411 |
0 |
0 |
T5 |
2200 |
2200 |
0 |
0 |
T6 |
1054 |
1054 |
0 |
0 |
T7 |
302 |
302 |
0 |
0 |
T24 |
1736 |
1736 |
0 |
0 |
T25 |
764 |
764 |
0 |
0 |
T26 |
716 |
716 |
0 |
0 |
T27 |
442 |
442 |
0 |
0 |
T28 |
680 |
680 |
0 |
0 |
T29 |
376 |
376 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
40633732 |
39485049 |
0 |
0 |
T4 |
79498 |
79465 |
0 |
0 |
T5 |
3911 |
3892 |
0 |
0 |
T6 |
1981 |
1934 |
0 |
0 |
T7 |
644 |
591 |
0 |
0 |
T24 |
3525 |
3471 |
0 |
0 |
T25 |
1497 |
1444 |
0 |
0 |
T26 |
1343 |
1297 |
0 |
0 |
T27 |
951 |
884 |
0 |
0 |
T28 |
1202 |
1155 |
0 |
0 |
T29 |
771 |
752 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
40633732 |
39485049 |
0 |
0 |
T4 |
79498 |
79465 |
0 |
0 |
T5 |
3911 |
3892 |
0 |
0 |
T6 |
1981 |
1934 |
0 |
0 |
T7 |
644 |
591 |
0 |
0 |
T24 |
3525 |
3471 |
0 |
0 |
T25 |
1497 |
1444 |
0 |
0 |
T26 |
1343 |
1297 |
0 |
0 |
T27 |
951 |
884 |
0 |
0 |
T28 |
1202 |
1155 |
0 |
0 |
T29 |
771 |
752 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
32784858 |
0 |
0 |
T4 |
44067 |
44037 |
0 |
0 |
T5 |
1955 |
1929 |
0 |
0 |
T6 |
1031 |
986 |
0 |
0 |
T7 |
1405 |
1170 |
0 |
0 |
T24 |
3671 |
3587 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2743 |
2591 |
0 |
0 |
T27 |
951 |
815 |
0 |
0 |
T28 |
2079 |
1950 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
32777663 |
0 |
2415 |
T4 |
44067 |
44034 |
0 |
3 |
T5 |
1955 |
1926 |
0 |
3 |
T6 |
1031 |
983 |
0 |
3 |
T7 |
1405 |
1167 |
0 |
3 |
T24 |
3671 |
3584 |
0 |
3 |
T25 |
3119 |
2904 |
0 |
3 |
T26 |
2743 |
2588 |
0 |
3 |
T27 |
951 |
812 |
0 |
3 |
T28 |
2079 |
1947 |
0 |
3 |
T29 |
1605 |
1433 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
32784858 |
0 |
0 |
T4 |
44067 |
44037 |
0 |
0 |
T5 |
1955 |
1929 |
0 |
0 |
T6 |
1031 |
986 |
0 |
0 |
T7 |
1405 |
1170 |
0 |
0 |
T24 |
3671 |
3587 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2743 |
2591 |
0 |
0 |
T27 |
951 |
815 |
0 |
0 |
T28 |
2079 |
1950 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
32777663 |
0 |
2415 |
T4 |
44067 |
44034 |
0 |
3 |
T5 |
1955 |
1926 |
0 |
3 |
T6 |
1031 |
983 |
0 |
3 |
T7 |
1405 |
1167 |
0 |
3 |
T24 |
3671 |
3584 |
0 |
3 |
T25 |
3119 |
2904 |
0 |
3 |
T26 |
2743 |
2588 |
0 |
3 |
T27 |
951 |
812 |
0 |
3 |
T28 |
2079 |
1947 |
0 |
3 |
T29 |
1605 |
1433 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
32784858 |
0 |
0 |
T4 |
44067 |
44037 |
0 |
0 |
T5 |
1955 |
1929 |
0 |
0 |
T6 |
1031 |
986 |
0 |
0 |
T7 |
1405 |
1170 |
0 |
0 |
T24 |
3671 |
3587 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2743 |
2591 |
0 |
0 |
T27 |
951 |
815 |
0 |
0 |
T28 |
2079 |
1950 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
32777663 |
0 |
2415 |
T4 |
44067 |
44034 |
0 |
3 |
T5 |
1955 |
1926 |
0 |
3 |
T6 |
1031 |
983 |
0 |
3 |
T7 |
1405 |
1167 |
0 |
3 |
T24 |
3671 |
3584 |
0 |
3 |
T25 |
3119 |
2904 |
0 |
3 |
T26 |
2743 |
2588 |
0 |
3 |
T27 |
951 |
812 |
0 |
3 |
T28 |
2079 |
1947 |
0 |
3 |
T29 |
1605 |
1433 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
32784858 |
0 |
0 |
T4 |
44067 |
44037 |
0 |
0 |
T5 |
1955 |
1929 |
0 |
0 |
T6 |
1031 |
986 |
0 |
0 |
T7 |
1405 |
1170 |
0 |
0 |
T24 |
3671 |
3587 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2743 |
2591 |
0 |
0 |
T27 |
951 |
815 |
0 |
0 |
T28 |
2079 |
1950 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
32777663 |
0 |
2415 |
T4 |
44067 |
44034 |
0 |
3 |
T5 |
1955 |
1926 |
0 |
3 |
T6 |
1031 |
983 |
0 |
3 |
T7 |
1405 |
1167 |
0 |
3 |
T24 |
3671 |
3584 |
0 |
3 |
T25 |
3119 |
2904 |
0 |
3 |
T26 |
2743 |
2588 |
0 |
3 |
T27 |
951 |
812 |
0 |
3 |
T28 |
2079 |
1947 |
0 |
3 |
T29 |
1605 |
1433 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
32784858 |
0 |
0 |
T4 |
44067 |
44037 |
0 |
0 |
T5 |
1955 |
1929 |
0 |
0 |
T6 |
1031 |
986 |
0 |
0 |
T7 |
1405 |
1170 |
0 |
0 |
T24 |
3671 |
3587 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2743 |
2591 |
0 |
0 |
T27 |
951 |
815 |
0 |
0 |
T28 |
2079 |
1950 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
32777663 |
0 |
2415 |
T4 |
44067 |
44034 |
0 |
3 |
T5 |
1955 |
1926 |
0 |
3 |
T6 |
1031 |
983 |
0 |
3 |
T7 |
1405 |
1167 |
0 |
3 |
T24 |
3671 |
3584 |
0 |
3 |
T25 |
3119 |
2904 |
0 |
3 |
T26 |
2743 |
2588 |
0 |
3 |
T27 |
951 |
812 |
0 |
3 |
T28 |
2079 |
1947 |
0 |
3 |
T29 |
1605 |
1433 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
32784858 |
0 |
0 |
T4 |
44067 |
44037 |
0 |
0 |
T5 |
1955 |
1929 |
0 |
0 |
T6 |
1031 |
986 |
0 |
0 |
T7 |
1405 |
1170 |
0 |
0 |
T24 |
3671 |
3587 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2743 |
2591 |
0 |
0 |
T27 |
951 |
815 |
0 |
0 |
T28 |
2079 |
1950 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
32777663 |
0 |
2415 |
T4 |
44067 |
44034 |
0 |
3 |
T5 |
1955 |
1926 |
0 |
3 |
T6 |
1031 |
983 |
0 |
3 |
T7 |
1405 |
1167 |
0 |
3 |
T24 |
3671 |
3584 |
0 |
3 |
T25 |
3119 |
2904 |
0 |
3 |
T26 |
2743 |
2588 |
0 |
3 |
T27 |
951 |
812 |
0 |
3 |
T28 |
2079 |
1947 |
0 |
3 |
T29 |
1605 |
1433 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
32784858 |
0 |
0 |
T4 |
44067 |
44037 |
0 |
0 |
T5 |
1955 |
1929 |
0 |
0 |
T6 |
1031 |
986 |
0 |
0 |
T7 |
1405 |
1170 |
0 |
0 |
T24 |
3671 |
3587 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2743 |
2591 |
0 |
0 |
T27 |
951 |
815 |
0 |
0 |
T28 |
2079 |
1950 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
32784858 |
0 |
0 |
T4 |
44067 |
44037 |
0 |
0 |
T5 |
1955 |
1929 |
0 |
0 |
T6 |
1031 |
986 |
0 |
0 |
T7 |
1405 |
1170 |
0 |
0 |
T24 |
3671 |
3587 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2743 |
2591 |
0 |
0 |
T27 |
951 |
815 |
0 |
0 |
T28 |
2079 |
1950 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
32784858 |
0 |
0 |
T4 |
44067 |
44037 |
0 |
0 |
T5 |
1955 |
1929 |
0 |
0 |
T6 |
1031 |
986 |
0 |
0 |
T7 |
1405 |
1170 |
0 |
0 |
T24 |
3671 |
3587 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2743 |
2591 |
0 |
0 |
T27 |
951 |
815 |
0 |
0 |
T28 |
2079 |
1950 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
32784858 |
0 |
0 |
T4 |
44067 |
44037 |
0 |
0 |
T5 |
1955 |
1929 |
0 |
0 |
T6 |
1031 |
986 |
0 |
0 |
T7 |
1405 |
1170 |
0 |
0 |
T24 |
3671 |
3587 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2743 |
2591 |
0 |
0 |
T27 |
951 |
815 |
0 |
0 |
T28 |
2079 |
1950 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
32784858 |
0 |
0 |
T4 |
44067 |
44037 |
0 |
0 |
T5 |
1955 |
1929 |
0 |
0 |
T6 |
1031 |
986 |
0 |
0 |
T7 |
1405 |
1170 |
0 |
0 |
T24 |
3671 |
3587 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2743 |
2591 |
0 |
0 |
T27 |
951 |
815 |
0 |
0 |
T28 |
2079 |
1950 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
32784858 |
0 |
0 |
T4 |
44067 |
44037 |
0 |
0 |
T5 |
1955 |
1929 |
0 |
0 |
T6 |
1031 |
986 |
0 |
0 |
T7 |
1405 |
1170 |
0 |
0 |
T24 |
3671 |
3587 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2743 |
2591 |
0 |
0 |
T27 |
951 |
815 |
0 |
0 |
T28 |
2079 |
1950 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
32784858 |
0 |
0 |
T4 |
44067 |
44037 |
0 |
0 |
T5 |
1955 |
1929 |
0 |
0 |
T6 |
1031 |
986 |
0 |
0 |
T7 |
1405 |
1170 |
0 |
0 |
T24 |
3671 |
3587 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2743 |
2591 |
0 |
0 |
T27 |
951 |
815 |
0 |
0 |
T28 |
2079 |
1950 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35541749 |
32784858 |
0 |
0 |
T4 |
44067 |
44037 |
0 |
0 |
T5 |
1955 |
1929 |
0 |
0 |
T6 |
1031 |
986 |
0 |
0 |
T7 |
1405 |
1170 |
0 |
0 |
T24 |
3671 |
3587 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2743 |
2591 |
0 |
0 |
T27 |
951 |
815 |
0 |
0 |
T28 |
2079 |
1950 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84785747 |
80122554 |
0 |
0 |
T4 |
165619 |
165492 |
0 |
0 |
T5 |
8150 |
8038 |
0 |
0 |
T6 |
4127 |
3944 |
0 |
0 |
T7 |
1316 |
1075 |
0 |
0 |
T24 |
7343 |
7174 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2798 |
2644 |
0 |
0 |
T27 |
1981 |
1698 |
0 |
0 |
T28 |
2504 |
2350 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84785747 |
80115432 |
0 |
2415 |
T4 |
165619 |
165489 |
0 |
3 |
T5 |
8150 |
8035 |
0 |
3 |
T6 |
4127 |
3941 |
0 |
3 |
T7 |
1316 |
1072 |
0 |
3 |
T24 |
7343 |
7171 |
0 |
3 |
T25 |
3119 |
2904 |
0 |
3 |
T26 |
2798 |
2641 |
0 |
3 |
T27 |
1981 |
1695 |
0 |
3 |
T28 |
2504 |
2347 |
0 |
3 |
T29 |
1605 |
1433 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84785747 |
21981 |
0 |
0 |
T4 |
165619 |
1 |
0 |
0 |
T5 |
8150 |
17 |
0 |
0 |
T6 |
4127 |
5 |
0 |
0 |
T7 |
1316 |
9 |
0 |
0 |
T24 |
7343 |
60 |
0 |
0 |
T25 |
3119 |
15 |
0 |
0 |
T26 |
2798 |
21 |
0 |
0 |
T27 |
1981 |
1 |
0 |
0 |
T28 |
2504 |
13 |
0 |
0 |
T29 |
1605 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84785747 |
80122554 |
0 |
0 |
T4 |
165619 |
165492 |
0 |
0 |
T5 |
8150 |
8038 |
0 |
0 |
T6 |
4127 |
3944 |
0 |
0 |
T7 |
1316 |
1075 |
0 |
0 |
T24 |
7343 |
7174 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2798 |
2644 |
0 |
0 |
T27 |
1981 |
1698 |
0 |
0 |
T28 |
2504 |
2350 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84785747 |
80122554 |
0 |
0 |
T4 |
165619 |
165492 |
0 |
0 |
T5 |
8150 |
8038 |
0 |
0 |
T6 |
4127 |
3944 |
0 |
0 |
T7 |
1316 |
1075 |
0 |
0 |
T24 |
7343 |
7174 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2798 |
2644 |
0 |
0 |
T27 |
1981 |
1698 |
0 |
0 |
T28 |
2504 |
2350 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84785747 |
80122554 |
0 |
0 |
T4 |
165619 |
165492 |
0 |
0 |
T5 |
8150 |
8038 |
0 |
0 |
T6 |
4127 |
3944 |
0 |
0 |
T7 |
1316 |
1075 |
0 |
0 |
T24 |
7343 |
7174 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2798 |
2644 |
0 |
0 |
T27 |
1981 |
1698 |
0 |
0 |
T28 |
2504 |
2350 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84785747 |
80115432 |
0 |
2415 |
T4 |
165619 |
165489 |
0 |
3 |
T5 |
8150 |
8035 |
0 |
3 |
T6 |
4127 |
3941 |
0 |
3 |
T7 |
1316 |
1072 |
0 |
3 |
T24 |
7343 |
7171 |
0 |
3 |
T25 |
3119 |
2904 |
0 |
3 |
T26 |
2798 |
2641 |
0 |
3 |
T27 |
1981 |
1695 |
0 |
3 |
T28 |
2504 |
2347 |
0 |
3 |
T29 |
1605 |
1433 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84785747 |
22055 |
0 |
0 |
T4 |
165619 |
1 |
0 |
0 |
T5 |
8150 |
21 |
0 |
0 |
T6 |
4127 |
5 |
0 |
0 |
T7 |
1316 |
5 |
0 |
0 |
T24 |
7343 |
69 |
0 |
0 |
T25 |
3119 |
14 |
0 |
0 |
T26 |
2798 |
21 |
0 |
0 |
T27 |
1981 |
3 |
0 |
0 |
T28 |
2504 |
11 |
0 |
0 |
T29 |
1605 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84785747 |
80122554 |
0 |
0 |
T4 |
165619 |
165492 |
0 |
0 |
T5 |
8150 |
8038 |
0 |
0 |
T6 |
4127 |
3944 |
0 |
0 |
T7 |
1316 |
1075 |
0 |
0 |
T24 |
7343 |
7174 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2798 |
2644 |
0 |
0 |
T27 |
1981 |
1698 |
0 |
0 |
T28 |
2504 |
2350 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84785747 |
80122554 |
0 |
0 |
T4 |
165619 |
165492 |
0 |
0 |
T5 |
8150 |
8038 |
0 |
0 |
T6 |
4127 |
3944 |
0 |
0 |
T7 |
1316 |
1075 |
0 |
0 |
T24 |
7343 |
7174 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2798 |
2644 |
0 |
0 |
T27 |
1981 |
1698 |
0 |
0 |
T28 |
2504 |
2350 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84785747 |
80122554 |
0 |
0 |
T4 |
165619 |
165492 |
0 |
0 |
T5 |
8150 |
8038 |
0 |
0 |
T6 |
4127 |
3944 |
0 |
0 |
T7 |
1316 |
1075 |
0 |
0 |
T24 |
7343 |
7174 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2798 |
2644 |
0 |
0 |
T27 |
1981 |
1698 |
0 |
0 |
T28 |
2504 |
2350 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84785747 |
80115432 |
0 |
2415 |
T4 |
165619 |
165489 |
0 |
3 |
T5 |
8150 |
8035 |
0 |
3 |
T6 |
4127 |
3941 |
0 |
3 |
T7 |
1316 |
1072 |
0 |
3 |
T24 |
7343 |
7171 |
0 |
3 |
T25 |
3119 |
2904 |
0 |
3 |
T26 |
2798 |
2641 |
0 |
3 |
T27 |
1981 |
1695 |
0 |
3 |
T28 |
2504 |
2347 |
0 |
3 |
T29 |
1605 |
1433 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84785747 |
22043 |
0 |
0 |
T4 |
165619 |
1 |
0 |
0 |
T5 |
8150 |
17 |
0 |
0 |
T6 |
4127 |
4 |
0 |
0 |
T7 |
1316 |
9 |
0 |
0 |
T24 |
7343 |
67 |
0 |
0 |
T25 |
3119 |
17 |
0 |
0 |
T26 |
2798 |
17 |
0 |
0 |
T27 |
1981 |
3 |
0 |
0 |
T28 |
2504 |
24 |
0 |
0 |
T29 |
1605 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84785747 |
80122554 |
0 |
0 |
T4 |
165619 |
165492 |
0 |
0 |
T5 |
8150 |
8038 |
0 |
0 |
T6 |
4127 |
3944 |
0 |
0 |
T7 |
1316 |
1075 |
0 |
0 |
T24 |
7343 |
7174 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2798 |
2644 |
0 |
0 |
T27 |
1981 |
1698 |
0 |
0 |
T28 |
2504 |
2350 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84785747 |
80122554 |
0 |
0 |
T4 |
165619 |
165492 |
0 |
0 |
T5 |
8150 |
8038 |
0 |
0 |
T6 |
4127 |
3944 |
0 |
0 |
T7 |
1316 |
1075 |
0 |
0 |
T24 |
7343 |
7174 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2798 |
2644 |
0 |
0 |
T27 |
1981 |
1698 |
0 |
0 |
T28 |
2504 |
2350 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84785747 |
80122554 |
0 |
0 |
T4 |
165619 |
165492 |
0 |
0 |
T5 |
8150 |
8038 |
0 |
0 |
T6 |
4127 |
3944 |
0 |
0 |
T7 |
1316 |
1075 |
0 |
0 |
T24 |
7343 |
7174 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2798 |
2644 |
0 |
0 |
T27 |
1981 |
1698 |
0 |
0 |
T28 |
2504 |
2350 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84785747 |
80115432 |
0 |
2415 |
T4 |
165619 |
165489 |
0 |
3 |
T5 |
8150 |
8035 |
0 |
3 |
T6 |
4127 |
3941 |
0 |
3 |
T7 |
1316 |
1072 |
0 |
3 |
T24 |
7343 |
7171 |
0 |
3 |
T25 |
3119 |
2904 |
0 |
3 |
T26 |
2798 |
2641 |
0 |
3 |
T27 |
1981 |
1695 |
0 |
3 |
T28 |
2504 |
2347 |
0 |
3 |
T29 |
1605 |
1433 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84785747 |
22097 |
0 |
0 |
T4 |
165619 |
1 |
0 |
0 |
T5 |
8150 |
19 |
0 |
0 |
T6 |
4127 |
2 |
0 |
0 |
T7 |
1316 |
9 |
0 |
0 |
T24 |
7343 |
62 |
0 |
0 |
T25 |
3119 |
25 |
0 |
0 |
T26 |
2798 |
19 |
0 |
0 |
T27 |
1981 |
1 |
0 |
0 |
T28 |
2504 |
9 |
0 |
0 |
T29 |
1605 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84785747 |
80122554 |
0 |
0 |
T4 |
165619 |
165492 |
0 |
0 |
T5 |
8150 |
8038 |
0 |
0 |
T6 |
4127 |
3944 |
0 |
0 |
T7 |
1316 |
1075 |
0 |
0 |
T24 |
7343 |
7174 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2798 |
2644 |
0 |
0 |
T27 |
1981 |
1698 |
0 |
0 |
T28 |
2504 |
2350 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84785747 |
80122554 |
0 |
0 |
T4 |
165619 |
165492 |
0 |
0 |
T5 |
8150 |
8038 |
0 |
0 |
T6 |
4127 |
3944 |
0 |
0 |
T7 |
1316 |
1075 |
0 |
0 |
T24 |
7343 |
7174 |
0 |
0 |
T25 |
3119 |
2907 |
0 |
0 |
T26 |
2798 |
2644 |
0 |
0 |
T27 |
1981 |
1698 |
0 |
0 |
T28 |
2504 |
2350 |
0 |
0 |
T29 |
1605 |
1436 |
0 |
0 |