Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T5,T6,T7 |
1 | 0 | Covered | T5,T6,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T7 |
1 | 0 | Covered | T5,T6,T25 |
1 | 1 | Covered | T5,T6,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T25 |
1 | 0 | Covered | T5,T6,T7 |
1 | 1 | Covered | T5,T6,T7 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
93340460 |
93338045 |
0 |
0 |
selKnown1 |
229998174 |
229995759 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93340460 |
93338045 |
0 |
0 |
T4 |
177053 |
177050 |
0 |
0 |
T5 |
10494 |
10491 |
0 |
0 |
T6 |
5098 |
5095 |
0 |
0 |
T7 |
1512 |
1509 |
0 |
0 |
T24 |
8678 |
8675 |
0 |
0 |
T25 |
3738 |
3735 |
0 |
0 |
T26 |
3451 |
3448 |
0 |
0 |
T27 |
2208 |
2205 |
0 |
0 |
T28 |
3196 |
3193 |
0 |
0 |
T29 |
1878 |
1875 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
229998174 |
229995759 |
0 |
0 |
T4 |
425124 |
425121 |
0 |
0 |
T5 |
23469 |
23466 |
0 |
0 |
T6 |
11886 |
11883 |
0 |
0 |
T7 |
3948 |
3945 |
0 |
0 |
T24 |
21147 |
21144 |
0 |
0 |
T25 |
8985 |
8982 |
0 |
0 |
T26 |
8058 |
8055 |
0 |
0 |
T27 |
5703 |
5700 |
0 |
0 |
T28 |
7212 |
7209 |
0 |
0 |
T29 |
4623 |
4620 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T5,T6,T7 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T7 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T6,T7 |
1 | 1 | Covered | T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
37418350 |
37417545 |
0 |
0 |
selKnown1 |
76666058 |
76665253 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37418350 |
37417545 |
0 |
0 |
T4 |
70821 |
70820 |
0 |
0 |
T5 |
4402 |
4401 |
0 |
0 |
T6 |
2109 |
2108 |
0 |
0 |
T7 |
605 |
604 |
0 |
0 |
T24 |
3471 |
3470 |
0 |
0 |
T25 |
1530 |
1529 |
0 |
0 |
T26 |
1438 |
1437 |
0 |
0 |
T27 |
883 |
882 |
0 |
0 |
T28 |
1361 |
1360 |
0 |
0 |
T29 |
751 |
750 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76666058 |
76665253 |
0 |
0 |
T4 |
141708 |
141707 |
0 |
0 |
T5 |
7823 |
7822 |
0 |
0 |
T6 |
3962 |
3961 |
0 |
0 |
T7 |
1316 |
1315 |
0 |
0 |
T24 |
7049 |
7048 |
0 |
0 |
T25 |
2995 |
2994 |
0 |
0 |
T26 |
2686 |
2685 |
0 |
0 |
T27 |
1901 |
1900 |
0 |
0 |
T28 |
2404 |
2403 |
0 |
0 |
T29 |
1541 |
1540 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.gen_div2.u_step_down_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.gen_div2.u_step_down_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T5,T6,T7 |
1 | 0 | Covered | T5,T6,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T7 |
1 | 0 | Covered | T5,T6,T25 |
1 | 1 | Covered | T5,T6,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T25 |
1 | 0 | Covered | T5,T6,T7 |
1 | 1 | Covered | T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.gen_div2.u_step_down_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
37213333 |
37212528 |
0 |
0 |
selKnown1 |
76666058 |
76665253 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37213333 |
37212528 |
0 |
0 |
T4 |
70821 |
70820 |
0 |
0 |
T5 |
3892 |
3891 |
0 |
0 |
T6 |
1935 |
1934 |
0 |
0 |
T7 |
605 |
604 |
0 |
0 |
T24 |
3471 |
3470 |
0 |
0 |
T25 |
1444 |
1443 |
0 |
0 |
T26 |
1297 |
1296 |
0 |
0 |
T27 |
883 |
882 |
0 |
0 |
T28 |
1155 |
1154 |
0 |
0 |
T29 |
751 |
750 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76666058 |
76665253 |
0 |
0 |
T4 |
141708 |
141707 |
0 |
0 |
T5 |
7823 |
7822 |
0 |
0 |
T6 |
3962 |
3961 |
0 |
0 |
T7 |
1316 |
1315 |
0 |
0 |
T24 |
7049 |
7048 |
0 |
0 |
T25 |
2995 |
2994 |
0 |
0 |
T26 |
2686 |
2685 |
0 |
0 |
T27 |
1901 |
1900 |
0 |
0 |
T28 |
2404 |
2403 |
0 |
0 |
T29 |
1541 |
1540 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_no_scan_io_div4_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_no_scan_io_div4_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T5,T6,T7 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T7 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T6,T7 |
1 | 1 | Covered | T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_no_scan_io_div4_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
18708777 |
18707972 |
0 |
0 |
selKnown1 |
76666058 |
76665253 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
18708777 |
18707972 |
0 |
0 |
T4 |
35411 |
35410 |
0 |
0 |
T5 |
2200 |
2199 |
0 |
0 |
T6 |
1054 |
1053 |
0 |
0 |
T7 |
302 |
301 |
0 |
0 |
T24 |
1736 |
1735 |
0 |
0 |
T25 |
764 |
763 |
0 |
0 |
T26 |
716 |
715 |
0 |
0 |
T27 |
442 |
441 |
0 |
0 |
T28 |
680 |
679 |
0 |
0 |
T29 |
376 |
375 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76666058 |
76665253 |
0 |
0 |
T4 |
141708 |
141707 |
0 |
0 |
T5 |
7823 |
7822 |
0 |
0 |
T6 |
3962 |
3961 |
0 |
0 |
T7 |
1316 |
1315 |
0 |
0 |
T24 |
7049 |
7048 |
0 |
0 |
T25 |
2995 |
2994 |
0 |
0 |
T26 |
2686 |
2685 |
0 |
0 |
T27 |
1901 |
1900 |
0 |
0 |
T28 |
2404 |
2403 |
0 |
0 |
T29 |
1541 |
1540 |
0 |
0 |