Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T11,T12 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T11,T12 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T11,T12 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T11,T12 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T12 |
0 |
Covered |
T10,T11,T12 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T12 |
0 |
Covered |
T10,T11,T12 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T12 |
0 |
Covered |
T10,T11,T12 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T12 |
0 |
Covered |
T10,T11,T12 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T8 |
28 |
28 |
0 |
0 |
T10 |
28 |
28 |
0 |
0 |
T11 |
28 |
28 |
0 |
0 |
T12 |
28 |
28 |
0 |
0 |
T32 |
28 |
28 |
0 |
0 |
T33 |
28 |
28 |
0 |
0 |
T34 |
28 |
28 |
0 |
0 |
T35 |
28 |
28 |
0 |
0 |
T36 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1364983205 |
1276099713 |
0 |
0 |
T7 |
5583922 |
5138020 |
0 |
0 |
T8 |
1106158 |
1103569 |
0 |
0 |
T10 |
120881 |
118085 |
0 |
0 |
T11 |
57767 |
55441 |
0 |
0 |
T12 |
59258 |
57044 |
0 |
0 |
T32 |
91518 |
90158 |
0 |
0 |
T33 |
58261 |
55263 |
0 |
0 |
T34 |
55752 |
50067 |
0 |
0 |
T35 |
59092 |
56199 |
0 |
0 |
T36 |
65577 |
63986 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
195611928 |
178230948 |
0 |
14490 |
T7 |
899982 |
821154 |
0 |
18 |
T8 |
101532 |
101262 |
0 |
18 |
T10 |
9420 |
9150 |
0 |
18 |
T11 |
8838 |
8418 |
0 |
18 |
T12 |
6294 |
6054 |
0 |
18 |
T32 |
8478 |
8322 |
0 |
18 |
T33 |
9030 |
8472 |
0 |
18 |
T34 |
12570 |
11172 |
0 |
18 |
T35 |
9276 |
8754 |
0 |
18 |
T36 |
5490 |
5316 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
438123467 |
408716043 |
0 |
16905 |
T7 |
1735166 |
1578650 |
0 |
21 |
T8 |
392229 |
391147 |
0 |
21 |
T10 |
42095 |
40938 |
0 |
21 |
T11 |
18163 |
17313 |
0 |
21 |
T12 |
20428 |
19564 |
0 |
21 |
T32 |
32050 |
31501 |
0 |
21 |
T33 |
18242 |
17133 |
0 |
21 |
T34 |
15017 |
13342 |
0 |
21 |
T35 |
18442 |
17415 |
0 |
21 |
T36 |
23436 |
22738 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
438123467 |
123621 |
0 |
0 |
T7 |
1735166 |
724 |
0 |
0 |
T8 |
392229 |
4 |
0 |
0 |
T10 |
42095 |
146 |
0 |
0 |
T11 |
18163 |
16 |
0 |
0 |
T12 |
20428 |
54 |
0 |
0 |
T32 |
32050 |
86 |
0 |
0 |
T33 |
18242 |
12 |
0 |
0 |
T34 |
15017 |
82 |
0 |
0 |
T35 |
18442 |
60 |
0 |
0 |
T36 |
23436 |
62 |
0 |
0 |
T37 |
0 |
30 |
0 |
0 |
T39 |
0 |
23 |
0 |
0 |
T40 |
0 |
172 |
0 |
0 |
T49 |
0 |
19 |
0 |
0 |
T84 |
0 |
123 |
0 |
0 |
T85 |
0 |
74 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
731247810 |
689061823 |
0 |
0 |
T7 |
2948774 |
2737982 |
0 |
0 |
T8 |
612397 |
611121 |
0 |
0 |
T10 |
69366 |
67958 |
0 |
0 |
T11 |
30766 |
29671 |
0 |
0 |
T12 |
32536 |
31387 |
0 |
0 |
T32 |
50990 |
50296 |
0 |
0 |
T33 |
30989 |
29619 |
0 |
0 |
T34 |
28165 |
25514 |
0 |
0 |
T35 |
31374 |
29991 |
0 |
0 |
T36 |
36651 |
35893 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T7,T32 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T7,T32 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T7,T32 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T7,T32 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T7,T32 |
0 |
Covered |
T10,T11,T12 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T7,T32 |
0 |
Covered |
T10,T11,T12 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T7,T32 |
0 |
Covered |
T10,T11,T12 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T7,T32 |
0 |
Covered |
T10,T11,T12 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68804715 |
64299966 |
0 |
0 |
T7 |
259188 |
233998 |
0 |
0 |
T8 |
60073 |
59884 |
0 |
0 |
T10 |
7539 |
7335 |
0 |
0 |
T11 |
2945 |
2810 |
0 |
0 |
T12 |
3402 |
3253 |
0 |
0 |
T32 |
5656 |
5562 |
0 |
0 |
T33 |
2948 |
2772 |
0 |
0 |
T34 |
2095 |
1865 |
0 |
0 |
T35 |
2970 |
2808 |
0 |
0 |
T36 |
4182 |
4061 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68804715 |
64293111 |
0 |
2415 |
T7 |
259188 |
233980 |
0 |
3 |
T8 |
60073 |
59881 |
0 |
3 |
T10 |
7539 |
7332 |
0 |
3 |
T11 |
2945 |
2807 |
0 |
3 |
T12 |
3402 |
3250 |
0 |
3 |
T32 |
5656 |
5559 |
0 |
3 |
T33 |
2948 |
2769 |
0 |
3 |
T34 |
2095 |
1862 |
0 |
3 |
T35 |
2970 |
2805 |
0 |
3 |
T36 |
4182 |
4058 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68804715 |
17943 |
0 |
0 |
T7 |
259188 |
98 |
0 |
0 |
T8 |
60073 |
0 |
0 |
0 |
T10 |
7539 |
62 |
0 |
0 |
T11 |
2945 |
0 |
0 |
0 |
T12 |
3402 |
0 |
0 |
0 |
T32 |
5656 |
30 |
0 |
0 |
T33 |
2948 |
0 |
0 |
0 |
T34 |
2095 |
24 |
0 |
0 |
T35 |
2970 |
0 |
0 |
0 |
T36 |
4182 |
0 |
0 |
0 |
T37 |
0 |
11 |
0 |
0 |
T39 |
0 |
9 |
0 |
0 |
T40 |
0 |
52 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T84 |
0 |
54 |
0 |
0 |
T85 |
0 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
29712197 |
0 |
0 |
T7 |
149997 |
136877 |
0 |
0 |
T8 |
16922 |
16880 |
0 |
0 |
T10 |
1570 |
1528 |
0 |
0 |
T11 |
1473 |
1406 |
0 |
0 |
T12 |
1049 |
1012 |
0 |
0 |
T32 |
1413 |
1390 |
0 |
0 |
T33 |
1505 |
1415 |
0 |
0 |
T34 |
2095 |
1865 |
0 |
0 |
T35 |
1546 |
1462 |
0 |
0 |
T36 |
915 |
889 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
29712197 |
0 |
0 |
T7 |
149997 |
136877 |
0 |
0 |
T8 |
16922 |
16880 |
0 |
0 |
T10 |
1570 |
1528 |
0 |
0 |
T11 |
1473 |
1406 |
0 |
0 |
T12 |
1049 |
1012 |
0 |
0 |
T32 |
1413 |
1390 |
0 |
0 |
T33 |
1505 |
1415 |
0 |
0 |
T34 |
2095 |
1865 |
0 |
0 |
T35 |
1546 |
1462 |
0 |
0 |
T36 |
915 |
889 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
29712197 |
0 |
0 |
T7 |
149997 |
136877 |
0 |
0 |
T8 |
16922 |
16880 |
0 |
0 |
T10 |
1570 |
1528 |
0 |
0 |
T11 |
1473 |
1406 |
0 |
0 |
T12 |
1049 |
1012 |
0 |
0 |
T32 |
1413 |
1390 |
0 |
0 |
T33 |
1505 |
1415 |
0 |
0 |
T34 |
2095 |
1865 |
0 |
0 |
T35 |
1546 |
1462 |
0 |
0 |
T36 |
915 |
889 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
29712197 |
0 |
0 |
T7 |
149997 |
136877 |
0 |
0 |
T8 |
16922 |
16880 |
0 |
0 |
T10 |
1570 |
1528 |
0 |
0 |
T11 |
1473 |
1406 |
0 |
0 |
T12 |
1049 |
1012 |
0 |
0 |
T32 |
1413 |
1390 |
0 |
0 |
T33 |
1505 |
1415 |
0 |
0 |
T34 |
2095 |
1865 |
0 |
0 |
T35 |
1546 |
1462 |
0 |
0 |
T36 |
915 |
889 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T7,T32 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T7,T32 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T7,T32 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T7,T32 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T7,T32 |
0 |
Covered |
T10,T11,T12 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T7,T32 |
0 |
Covered |
T10,T11,T12 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T7,T32 |
0 |
Covered |
T10,T11,T12 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T7,T32 |
0 |
Covered |
T10,T11,T12 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
29712197 |
0 |
0 |
T7 |
149997 |
136877 |
0 |
0 |
T8 |
16922 |
16880 |
0 |
0 |
T10 |
1570 |
1528 |
0 |
0 |
T11 |
1473 |
1406 |
0 |
0 |
T12 |
1049 |
1012 |
0 |
0 |
T32 |
1413 |
1390 |
0 |
0 |
T33 |
1505 |
1415 |
0 |
0 |
T34 |
2095 |
1865 |
0 |
0 |
T35 |
1546 |
1462 |
0 |
0 |
T36 |
915 |
889 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
29705158 |
0 |
2415 |
T7 |
149997 |
136859 |
0 |
3 |
T8 |
16922 |
16877 |
0 |
3 |
T10 |
1570 |
1525 |
0 |
3 |
T11 |
1473 |
1403 |
0 |
3 |
T12 |
1049 |
1009 |
0 |
3 |
T32 |
1413 |
1387 |
0 |
3 |
T33 |
1505 |
1412 |
0 |
3 |
T34 |
2095 |
1862 |
0 |
3 |
T35 |
1546 |
1459 |
0 |
3 |
T36 |
915 |
886 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
10987 |
0 |
0 |
T7 |
149997 |
72 |
0 |
0 |
T8 |
16922 |
0 |
0 |
0 |
T10 |
1570 |
19 |
0 |
0 |
T11 |
1473 |
0 |
0 |
0 |
T12 |
1049 |
0 |
0 |
0 |
T32 |
1413 |
21 |
0 |
0 |
T33 |
1505 |
0 |
0 |
0 |
T34 |
2095 |
17 |
0 |
0 |
T35 |
1546 |
0 |
0 |
0 |
T36 |
915 |
0 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T39 |
0 |
6 |
0 |
0 |
T40 |
0 |
57 |
0 |
0 |
T49 |
0 |
8 |
0 |
0 |
T84 |
0 |
35 |
0 |
0 |
T85 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T7,T32 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T7,T32 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T7,T32 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T7,T32 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T7,T32 |
0 |
Covered |
T10,T11,T12 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T7,T32 |
0 |
Covered |
T10,T11,T12 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T7,T32 |
0 |
Covered |
T10,T11,T12 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T7,T32 |
0 |
Covered |
T10,T11,T12 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
29712197 |
0 |
0 |
T7 |
149997 |
136877 |
0 |
0 |
T8 |
16922 |
16880 |
0 |
0 |
T10 |
1570 |
1528 |
0 |
0 |
T11 |
1473 |
1406 |
0 |
0 |
T12 |
1049 |
1012 |
0 |
0 |
T32 |
1413 |
1390 |
0 |
0 |
T33 |
1505 |
1415 |
0 |
0 |
T34 |
2095 |
1865 |
0 |
0 |
T35 |
1546 |
1462 |
0 |
0 |
T36 |
915 |
889 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
29705158 |
0 |
2415 |
T7 |
149997 |
136859 |
0 |
3 |
T8 |
16922 |
16877 |
0 |
3 |
T10 |
1570 |
1525 |
0 |
3 |
T11 |
1473 |
1403 |
0 |
3 |
T12 |
1049 |
1009 |
0 |
3 |
T32 |
1413 |
1387 |
0 |
3 |
T33 |
1505 |
1412 |
0 |
3 |
T34 |
2095 |
1862 |
0 |
3 |
T35 |
1546 |
1459 |
0 |
3 |
T36 |
915 |
886 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
12312 |
0 |
0 |
T7 |
149997 |
70 |
0 |
0 |
T8 |
16922 |
0 |
0 |
0 |
T10 |
1570 |
23 |
0 |
0 |
T11 |
1473 |
0 |
0 |
0 |
T12 |
1049 |
0 |
0 |
0 |
T32 |
1413 |
9 |
0 |
0 |
T33 |
1505 |
0 |
0 |
0 |
T34 |
2095 |
13 |
0 |
0 |
T35 |
1546 |
0 |
0 |
0 |
T36 |
915 |
0 |
0 |
0 |
T37 |
0 |
10 |
0 |
0 |
T39 |
0 |
8 |
0 |
0 |
T40 |
0 |
63 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
T84 |
0 |
34 |
0 |
0 |
T85 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76028694 |
73646917 |
0 |
0 |
T7 |
293996 |
282884 |
0 |
0 |
T8 |
74578 |
74481 |
0 |
0 |
T10 |
7854 |
7728 |
0 |
0 |
T11 |
3068 |
3013 |
0 |
0 |
T12 |
3732 |
3606 |
0 |
0 |
T32 |
5892 |
5823 |
0 |
0 |
T33 |
3071 |
3031 |
0 |
0 |
T34 |
2183 |
2057 |
0 |
0 |
T35 |
3095 |
3012 |
0 |
0 |
T36 |
4356 |
4316 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76028694 |
73646917 |
0 |
0 |
T7 |
293996 |
282884 |
0 |
0 |
T8 |
74578 |
74481 |
0 |
0 |
T10 |
7854 |
7728 |
0 |
0 |
T11 |
3068 |
3013 |
0 |
0 |
T12 |
3732 |
3606 |
0 |
0 |
T32 |
5892 |
5823 |
0 |
0 |
T33 |
3071 |
3031 |
0 |
0 |
T34 |
2183 |
2057 |
0 |
0 |
T35 |
3095 |
3012 |
0 |
0 |
T36 |
4356 |
4316 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68804715 |
66551933 |
0 |
0 |
T7 |
259188 |
248521 |
0 |
0 |
T8 |
60073 |
59980 |
0 |
0 |
T10 |
7539 |
7418 |
0 |
0 |
T11 |
2945 |
2893 |
0 |
0 |
T12 |
3402 |
3281 |
0 |
0 |
T32 |
5656 |
5590 |
0 |
0 |
T33 |
2948 |
2909 |
0 |
0 |
T34 |
2095 |
1974 |
0 |
0 |
T35 |
2970 |
2890 |
0 |
0 |
T36 |
4182 |
4143 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68804715 |
66551933 |
0 |
0 |
T7 |
259188 |
248521 |
0 |
0 |
T8 |
60073 |
59980 |
0 |
0 |
T10 |
7539 |
7418 |
0 |
0 |
T11 |
2945 |
2893 |
0 |
0 |
T12 |
3402 |
3281 |
0 |
0 |
T32 |
5656 |
5590 |
0 |
0 |
T33 |
2948 |
2909 |
0 |
0 |
T34 |
2095 |
1974 |
0 |
0 |
T35 |
2970 |
2890 |
0 |
0 |
T36 |
4182 |
4143 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33458774 |
33458774 |
0 |
0 |
T7 |
124765 |
124765 |
0 |
0 |
T8 |
29990 |
29990 |
0 |
0 |
T10 |
6245 |
6245 |
0 |
0 |
T11 |
1447 |
1447 |
0 |
0 |
T12 |
1641 |
1641 |
0 |
0 |
T32 |
3045 |
3045 |
0 |
0 |
T33 |
1455 |
1455 |
0 |
0 |
T34 |
1026 |
1026 |
0 |
0 |
T35 |
1445 |
1445 |
0 |
0 |
T36 |
2072 |
2072 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33458774 |
33458774 |
0 |
0 |
T7 |
124765 |
124765 |
0 |
0 |
T8 |
29990 |
29990 |
0 |
0 |
T10 |
6245 |
6245 |
0 |
0 |
T11 |
1447 |
1447 |
0 |
0 |
T12 |
1641 |
1641 |
0 |
0 |
T32 |
3045 |
3045 |
0 |
0 |
T33 |
1455 |
1455 |
0 |
0 |
T34 |
1026 |
1026 |
0 |
0 |
T35 |
1445 |
1445 |
0 |
0 |
T36 |
2072 |
2072 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
16729015 |
16729015 |
0 |
0 |
T7 |
62379 |
62379 |
0 |
0 |
T8 |
14995 |
14995 |
0 |
0 |
T10 |
3122 |
3122 |
0 |
0 |
T11 |
723 |
723 |
0 |
0 |
T12 |
820 |
820 |
0 |
0 |
T32 |
1523 |
1523 |
0 |
0 |
T33 |
727 |
727 |
0 |
0 |
T34 |
512 |
512 |
0 |
0 |
T35 |
723 |
723 |
0 |
0 |
T36 |
1036 |
1036 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
16729015 |
16729015 |
0 |
0 |
T7 |
62379 |
62379 |
0 |
0 |
T8 |
14995 |
14995 |
0 |
0 |
T10 |
3122 |
3122 |
0 |
0 |
T11 |
723 |
723 |
0 |
0 |
T12 |
820 |
820 |
0 |
0 |
T32 |
1523 |
1523 |
0 |
0 |
T33 |
727 |
727 |
0 |
0 |
T34 |
512 |
512 |
0 |
0 |
T35 |
723 |
723 |
0 |
0 |
T36 |
1036 |
1036 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36499908 |
35361654 |
0 |
0 |
T7 |
132480 |
127147 |
0 |
0 |
T8 |
32917 |
32871 |
0 |
0 |
T10 |
3770 |
3709 |
0 |
0 |
T11 |
1473 |
1447 |
0 |
0 |
T12 |
1719 |
1659 |
0 |
0 |
T32 |
2828 |
2795 |
0 |
0 |
T33 |
1474 |
1455 |
0 |
0 |
T34 |
1047 |
987 |
0 |
0 |
T35 |
1485 |
1445 |
0 |
0 |
T36 |
2091 |
2072 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36499908 |
35361654 |
0 |
0 |
T7 |
132480 |
127147 |
0 |
0 |
T8 |
32917 |
32871 |
0 |
0 |
T10 |
3770 |
3709 |
0 |
0 |
T11 |
1473 |
1447 |
0 |
0 |
T12 |
1719 |
1659 |
0 |
0 |
T32 |
2828 |
2795 |
0 |
0 |
T33 |
1474 |
1455 |
0 |
0 |
T34 |
1047 |
987 |
0 |
0 |
T35 |
1485 |
1445 |
0 |
0 |
T36 |
2091 |
2072 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
29712197 |
0 |
0 |
T7 |
149997 |
136877 |
0 |
0 |
T8 |
16922 |
16880 |
0 |
0 |
T10 |
1570 |
1528 |
0 |
0 |
T11 |
1473 |
1406 |
0 |
0 |
T12 |
1049 |
1012 |
0 |
0 |
T32 |
1413 |
1390 |
0 |
0 |
T33 |
1505 |
1415 |
0 |
0 |
T34 |
2095 |
1865 |
0 |
0 |
T35 |
1546 |
1462 |
0 |
0 |
T36 |
915 |
889 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
29705158 |
0 |
2415 |
T7 |
149997 |
136859 |
0 |
3 |
T8 |
16922 |
16877 |
0 |
3 |
T10 |
1570 |
1525 |
0 |
3 |
T11 |
1473 |
1403 |
0 |
3 |
T12 |
1049 |
1009 |
0 |
3 |
T32 |
1413 |
1387 |
0 |
3 |
T33 |
1505 |
1412 |
0 |
3 |
T34 |
2095 |
1862 |
0 |
3 |
T35 |
1546 |
1459 |
0 |
3 |
T36 |
915 |
886 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
29712197 |
0 |
0 |
T7 |
149997 |
136877 |
0 |
0 |
T8 |
16922 |
16880 |
0 |
0 |
T10 |
1570 |
1528 |
0 |
0 |
T11 |
1473 |
1406 |
0 |
0 |
T12 |
1049 |
1012 |
0 |
0 |
T32 |
1413 |
1390 |
0 |
0 |
T33 |
1505 |
1415 |
0 |
0 |
T34 |
2095 |
1865 |
0 |
0 |
T35 |
1546 |
1462 |
0 |
0 |
T36 |
915 |
889 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
29705158 |
0 |
2415 |
T7 |
149997 |
136859 |
0 |
3 |
T8 |
16922 |
16877 |
0 |
3 |
T10 |
1570 |
1525 |
0 |
3 |
T11 |
1473 |
1403 |
0 |
3 |
T12 |
1049 |
1009 |
0 |
3 |
T32 |
1413 |
1387 |
0 |
3 |
T33 |
1505 |
1412 |
0 |
3 |
T34 |
2095 |
1862 |
0 |
3 |
T35 |
1546 |
1459 |
0 |
3 |
T36 |
915 |
886 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
29712197 |
0 |
0 |
T7 |
149997 |
136877 |
0 |
0 |
T8 |
16922 |
16880 |
0 |
0 |
T10 |
1570 |
1528 |
0 |
0 |
T11 |
1473 |
1406 |
0 |
0 |
T12 |
1049 |
1012 |
0 |
0 |
T32 |
1413 |
1390 |
0 |
0 |
T33 |
1505 |
1415 |
0 |
0 |
T34 |
2095 |
1865 |
0 |
0 |
T35 |
1546 |
1462 |
0 |
0 |
T36 |
915 |
889 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
29705158 |
0 |
2415 |
T7 |
149997 |
136859 |
0 |
3 |
T8 |
16922 |
16877 |
0 |
3 |
T10 |
1570 |
1525 |
0 |
3 |
T11 |
1473 |
1403 |
0 |
3 |
T12 |
1049 |
1009 |
0 |
3 |
T32 |
1413 |
1387 |
0 |
3 |
T33 |
1505 |
1412 |
0 |
3 |
T34 |
2095 |
1862 |
0 |
3 |
T35 |
1546 |
1459 |
0 |
3 |
T36 |
915 |
886 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
29712197 |
0 |
0 |
T7 |
149997 |
136877 |
0 |
0 |
T8 |
16922 |
16880 |
0 |
0 |
T10 |
1570 |
1528 |
0 |
0 |
T11 |
1473 |
1406 |
0 |
0 |
T12 |
1049 |
1012 |
0 |
0 |
T32 |
1413 |
1390 |
0 |
0 |
T33 |
1505 |
1415 |
0 |
0 |
T34 |
2095 |
1865 |
0 |
0 |
T35 |
1546 |
1462 |
0 |
0 |
T36 |
915 |
889 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
29705158 |
0 |
2415 |
T7 |
149997 |
136859 |
0 |
3 |
T8 |
16922 |
16877 |
0 |
3 |
T10 |
1570 |
1525 |
0 |
3 |
T11 |
1473 |
1403 |
0 |
3 |
T12 |
1049 |
1009 |
0 |
3 |
T32 |
1413 |
1387 |
0 |
3 |
T33 |
1505 |
1412 |
0 |
3 |
T34 |
2095 |
1862 |
0 |
3 |
T35 |
1546 |
1459 |
0 |
3 |
T36 |
915 |
886 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
29712197 |
0 |
0 |
T7 |
149997 |
136877 |
0 |
0 |
T8 |
16922 |
16880 |
0 |
0 |
T10 |
1570 |
1528 |
0 |
0 |
T11 |
1473 |
1406 |
0 |
0 |
T12 |
1049 |
1012 |
0 |
0 |
T32 |
1413 |
1390 |
0 |
0 |
T33 |
1505 |
1415 |
0 |
0 |
T34 |
2095 |
1865 |
0 |
0 |
T35 |
1546 |
1462 |
0 |
0 |
T36 |
915 |
889 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
29705158 |
0 |
2415 |
T7 |
149997 |
136859 |
0 |
3 |
T8 |
16922 |
16877 |
0 |
3 |
T10 |
1570 |
1525 |
0 |
3 |
T11 |
1473 |
1403 |
0 |
3 |
T12 |
1049 |
1009 |
0 |
3 |
T32 |
1413 |
1387 |
0 |
3 |
T33 |
1505 |
1412 |
0 |
3 |
T34 |
2095 |
1862 |
0 |
3 |
T35 |
1546 |
1459 |
0 |
3 |
T36 |
915 |
886 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
29712197 |
0 |
0 |
T7 |
149997 |
136877 |
0 |
0 |
T8 |
16922 |
16880 |
0 |
0 |
T10 |
1570 |
1528 |
0 |
0 |
T11 |
1473 |
1406 |
0 |
0 |
T12 |
1049 |
1012 |
0 |
0 |
T32 |
1413 |
1390 |
0 |
0 |
T33 |
1505 |
1415 |
0 |
0 |
T34 |
2095 |
1865 |
0 |
0 |
T35 |
1546 |
1462 |
0 |
0 |
T36 |
915 |
889 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
29705158 |
0 |
2415 |
T7 |
149997 |
136859 |
0 |
3 |
T8 |
16922 |
16877 |
0 |
3 |
T10 |
1570 |
1525 |
0 |
3 |
T11 |
1473 |
1403 |
0 |
3 |
T12 |
1049 |
1009 |
0 |
3 |
T32 |
1413 |
1387 |
0 |
3 |
T33 |
1505 |
1412 |
0 |
3 |
T34 |
2095 |
1862 |
0 |
3 |
T35 |
1546 |
1459 |
0 |
3 |
T36 |
915 |
886 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
29712197 |
0 |
0 |
T7 |
149997 |
136877 |
0 |
0 |
T8 |
16922 |
16880 |
0 |
0 |
T10 |
1570 |
1528 |
0 |
0 |
T11 |
1473 |
1406 |
0 |
0 |
T12 |
1049 |
1012 |
0 |
0 |
T32 |
1413 |
1390 |
0 |
0 |
T33 |
1505 |
1415 |
0 |
0 |
T34 |
2095 |
1865 |
0 |
0 |
T35 |
1546 |
1462 |
0 |
0 |
T36 |
915 |
889 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
29712197 |
0 |
0 |
T7 |
149997 |
136877 |
0 |
0 |
T8 |
16922 |
16880 |
0 |
0 |
T10 |
1570 |
1528 |
0 |
0 |
T11 |
1473 |
1406 |
0 |
0 |
T12 |
1049 |
1012 |
0 |
0 |
T32 |
1413 |
1390 |
0 |
0 |
T33 |
1505 |
1415 |
0 |
0 |
T34 |
2095 |
1865 |
0 |
0 |
T35 |
1546 |
1462 |
0 |
0 |
T36 |
915 |
889 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
29712197 |
0 |
0 |
T7 |
149997 |
136877 |
0 |
0 |
T8 |
16922 |
16880 |
0 |
0 |
T10 |
1570 |
1528 |
0 |
0 |
T11 |
1473 |
1406 |
0 |
0 |
T12 |
1049 |
1012 |
0 |
0 |
T32 |
1413 |
1390 |
0 |
0 |
T33 |
1505 |
1415 |
0 |
0 |
T34 |
2095 |
1865 |
0 |
0 |
T35 |
1546 |
1462 |
0 |
0 |
T36 |
915 |
889 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
29712197 |
0 |
0 |
T7 |
149997 |
136877 |
0 |
0 |
T8 |
16922 |
16880 |
0 |
0 |
T10 |
1570 |
1528 |
0 |
0 |
T11 |
1473 |
1406 |
0 |
0 |
T12 |
1049 |
1012 |
0 |
0 |
T32 |
1413 |
1390 |
0 |
0 |
T33 |
1505 |
1415 |
0 |
0 |
T34 |
2095 |
1865 |
0 |
0 |
T35 |
1546 |
1462 |
0 |
0 |
T36 |
915 |
889 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
29712197 |
0 |
0 |
T7 |
149997 |
136877 |
0 |
0 |
T8 |
16922 |
16880 |
0 |
0 |
T10 |
1570 |
1528 |
0 |
0 |
T11 |
1473 |
1406 |
0 |
0 |
T12 |
1049 |
1012 |
0 |
0 |
T32 |
1413 |
1390 |
0 |
0 |
T33 |
1505 |
1415 |
0 |
0 |
T34 |
2095 |
1865 |
0 |
0 |
T35 |
1546 |
1462 |
0 |
0 |
T36 |
915 |
889 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
29712197 |
0 |
0 |
T7 |
149997 |
136877 |
0 |
0 |
T8 |
16922 |
16880 |
0 |
0 |
T10 |
1570 |
1528 |
0 |
0 |
T11 |
1473 |
1406 |
0 |
0 |
T12 |
1049 |
1012 |
0 |
0 |
T32 |
1413 |
1390 |
0 |
0 |
T33 |
1505 |
1415 |
0 |
0 |
T34 |
2095 |
1865 |
0 |
0 |
T35 |
1546 |
1462 |
0 |
0 |
T36 |
915 |
889 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
29712197 |
0 |
0 |
T7 |
149997 |
136877 |
0 |
0 |
T8 |
16922 |
16880 |
0 |
0 |
T10 |
1570 |
1528 |
0 |
0 |
T11 |
1473 |
1406 |
0 |
0 |
T12 |
1049 |
1012 |
0 |
0 |
T32 |
1413 |
1390 |
0 |
0 |
T33 |
1505 |
1415 |
0 |
0 |
T34 |
2095 |
1865 |
0 |
0 |
T35 |
1546 |
1462 |
0 |
0 |
T36 |
915 |
889 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32601988 |
29712197 |
0 |
0 |
T7 |
149997 |
136877 |
0 |
0 |
T8 |
16922 |
16880 |
0 |
0 |
T10 |
1570 |
1528 |
0 |
0 |
T11 |
1473 |
1406 |
0 |
0 |
T12 |
1049 |
1012 |
0 |
0 |
T32 |
1413 |
1390 |
0 |
0 |
T33 |
1505 |
1415 |
0 |
0 |
T34 |
2095 |
1865 |
0 |
0 |
T35 |
1546 |
1462 |
0 |
0 |
T36 |
915 |
889 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T11,T12 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T11,T12 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T11,T12 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T11,T12 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T12 |
0 |
Covered |
T10,T11,T12 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T12 |
0 |
Covered |
T10,T11,T12 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T12 |
0 |
Covered |
T10,T11,T12 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T12 |
0 |
Covered |
T10,T11,T12 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76028694 |
71260087 |
0 |
0 |
T7 |
293996 |
267756 |
0 |
0 |
T8 |
74578 |
74381 |
0 |
0 |
T10 |
7854 |
7642 |
0 |
0 |
T11 |
3068 |
2928 |
0 |
0 |
T12 |
3732 |
3577 |
0 |
0 |
T32 |
5892 |
5795 |
0 |
0 |
T33 |
3071 |
2888 |
0 |
0 |
T34 |
2183 |
1942 |
0 |
0 |
T35 |
3095 |
2926 |
0 |
0 |
T36 |
4356 |
4230 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76028694 |
71253154 |
0 |
2415 |
T7 |
293996 |
267738 |
0 |
3 |
T8 |
74578 |
74378 |
0 |
3 |
T10 |
7854 |
7639 |
0 |
3 |
T11 |
3068 |
2925 |
0 |
3 |
T12 |
3732 |
3574 |
0 |
3 |
T32 |
5892 |
5792 |
0 |
3 |
T33 |
3071 |
2885 |
0 |
3 |
T34 |
2183 |
1939 |
0 |
3 |
T35 |
3095 |
2923 |
0 |
3 |
T36 |
4356 |
4227 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76028694 |
20497 |
0 |
0 |
T7 |
293996 |
122 |
0 |
0 |
T8 |
74578 |
1 |
0 |
0 |
T10 |
7854 |
13 |
0 |
0 |
T11 |
3068 |
4 |
0 |
0 |
T12 |
3732 |
12 |
0 |
0 |
T32 |
5892 |
3 |
0 |
0 |
T33 |
3071 |
3 |
0 |
0 |
T34 |
2183 |
9 |
0 |
0 |
T35 |
3095 |
12 |
0 |
0 |
T36 |
4356 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76028694 |
71260087 |
0 |
0 |
T7 |
293996 |
267756 |
0 |
0 |
T8 |
74578 |
74381 |
0 |
0 |
T10 |
7854 |
7642 |
0 |
0 |
T11 |
3068 |
2928 |
0 |
0 |
T12 |
3732 |
3577 |
0 |
0 |
T32 |
5892 |
5795 |
0 |
0 |
T33 |
3071 |
2888 |
0 |
0 |
T34 |
2183 |
1942 |
0 |
0 |
T35 |
3095 |
2926 |
0 |
0 |
T36 |
4356 |
4230 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76028694 |
71260087 |
0 |
0 |
T7 |
293996 |
267756 |
0 |
0 |
T8 |
74578 |
74381 |
0 |
0 |
T10 |
7854 |
7642 |
0 |
0 |
T11 |
3068 |
2928 |
0 |
0 |
T12 |
3732 |
3577 |
0 |
0 |
T32 |
5892 |
5795 |
0 |
0 |
T33 |
3071 |
2888 |
0 |
0 |
T34 |
2183 |
1942 |
0 |
0 |
T35 |
3095 |
2926 |
0 |
0 |
T36 |
4356 |
4230 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T11,T12 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T11,T12 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T11,T12 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T11,T12 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T12 |
0 |
Covered |
T10,T11,T12 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T12 |
0 |
Covered |
T10,T11,T12 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T12 |
0 |
Covered |
T10,T11,T12 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T12 |
0 |
Covered |
T10,T11,T12 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76028694 |
71260087 |
0 |
0 |
T7 |
293996 |
267756 |
0 |
0 |
T8 |
74578 |
74381 |
0 |
0 |
T10 |
7854 |
7642 |
0 |
0 |
T11 |
3068 |
2928 |
0 |
0 |
T12 |
3732 |
3577 |
0 |
0 |
T32 |
5892 |
5795 |
0 |
0 |
T33 |
3071 |
2888 |
0 |
0 |
T34 |
2183 |
1942 |
0 |
0 |
T35 |
3095 |
2926 |
0 |
0 |
T36 |
4356 |
4230 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76028694 |
71253154 |
0 |
2415 |
T7 |
293996 |
267738 |
0 |
3 |
T8 |
74578 |
74378 |
0 |
3 |
T10 |
7854 |
7639 |
0 |
3 |
T11 |
3068 |
2925 |
0 |
3 |
T12 |
3732 |
3574 |
0 |
3 |
T32 |
5892 |
5792 |
0 |
3 |
T33 |
3071 |
2885 |
0 |
3 |
T34 |
2183 |
1939 |
0 |
3 |
T35 |
3095 |
2923 |
0 |
3 |
T36 |
4356 |
4227 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76028694 |
20667 |
0 |
0 |
T7 |
293996 |
125 |
0 |
0 |
T8 |
74578 |
1 |
0 |
0 |
T10 |
7854 |
13 |
0 |
0 |
T11 |
3068 |
4 |
0 |
0 |
T12 |
3732 |
16 |
0 |
0 |
T32 |
5892 |
9 |
0 |
0 |
T33 |
3071 |
3 |
0 |
0 |
T34 |
2183 |
1 |
0 |
0 |
T35 |
3095 |
15 |
0 |
0 |
T36 |
4356 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76028694 |
71260087 |
0 |
0 |
T7 |
293996 |
267756 |
0 |
0 |
T8 |
74578 |
74381 |
0 |
0 |
T10 |
7854 |
7642 |
0 |
0 |
T11 |
3068 |
2928 |
0 |
0 |
T12 |
3732 |
3577 |
0 |
0 |
T32 |
5892 |
5795 |
0 |
0 |
T33 |
3071 |
2888 |
0 |
0 |
T34 |
2183 |
1942 |
0 |
0 |
T35 |
3095 |
2926 |
0 |
0 |
T36 |
4356 |
4230 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76028694 |
71260087 |
0 |
0 |
T7 |
293996 |
267756 |
0 |
0 |
T8 |
74578 |
74381 |
0 |
0 |
T10 |
7854 |
7642 |
0 |
0 |
T11 |
3068 |
2928 |
0 |
0 |
T12 |
3732 |
3577 |
0 |
0 |
T32 |
5892 |
5795 |
0 |
0 |
T33 |
3071 |
2888 |
0 |
0 |
T34 |
2183 |
1942 |
0 |
0 |
T35 |
3095 |
2926 |
0 |
0 |
T36 |
4356 |
4230 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T11,T12 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T11,T12 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T11,T12 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T11,T12 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T12 |
0 |
Covered |
T10,T11,T12 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T12 |
0 |
Covered |
T10,T11,T12 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T12 |
0 |
Covered |
T10,T11,T12 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T12 |
0 |
Covered |
T10,T11,T12 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76028694 |
71260087 |
0 |
0 |
T7 |
293996 |
267756 |
0 |
0 |
T8 |
74578 |
74381 |
0 |
0 |
T10 |
7854 |
7642 |
0 |
0 |
T11 |
3068 |
2928 |
0 |
0 |
T12 |
3732 |
3577 |
0 |
0 |
T32 |
5892 |
5795 |
0 |
0 |
T33 |
3071 |
2888 |
0 |
0 |
T34 |
2183 |
1942 |
0 |
0 |
T35 |
3095 |
2926 |
0 |
0 |
T36 |
4356 |
4230 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76028694 |
71253154 |
0 |
2415 |
T7 |
293996 |
267738 |
0 |
3 |
T8 |
74578 |
74378 |
0 |
3 |
T10 |
7854 |
7639 |
0 |
3 |
T11 |
3068 |
2925 |
0 |
3 |
T12 |
3732 |
3574 |
0 |
3 |
T32 |
5892 |
5792 |
0 |
3 |
T33 |
3071 |
2885 |
0 |
3 |
T34 |
2183 |
1939 |
0 |
3 |
T35 |
3095 |
2923 |
0 |
3 |
T36 |
4356 |
4227 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76028694 |
20625 |
0 |
0 |
T7 |
293996 |
122 |
0 |
0 |
T8 |
74578 |
1 |
0 |
0 |
T10 |
7854 |
5 |
0 |
0 |
T11 |
3068 |
4 |
0 |
0 |
T12 |
3732 |
15 |
0 |
0 |
T32 |
5892 |
7 |
0 |
0 |
T33 |
3071 |
3 |
0 |
0 |
T34 |
2183 |
9 |
0 |
0 |
T35 |
3095 |
17 |
0 |
0 |
T36 |
4356 |
21 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76028694 |
71260087 |
0 |
0 |
T7 |
293996 |
267756 |
0 |
0 |
T8 |
74578 |
74381 |
0 |
0 |
T10 |
7854 |
7642 |
0 |
0 |
T11 |
3068 |
2928 |
0 |
0 |
T12 |
3732 |
3577 |
0 |
0 |
T32 |
5892 |
5795 |
0 |
0 |
T33 |
3071 |
2888 |
0 |
0 |
T34 |
2183 |
1942 |
0 |
0 |
T35 |
3095 |
2926 |
0 |
0 |
T36 |
4356 |
4230 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76028694 |
71260087 |
0 |
0 |
T7 |
293996 |
267756 |
0 |
0 |
T8 |
74578 |
74381 |
0 |
0 |
T10 |
7854 |
7642 |
0 |
0 |
T11 |
3068 |
2928 |
0 |
0 |
T12 |
3732 |
3577 |
0 |
0 |
T32 |
5892 |
5795 |
0 |
0 |
T33 |
3071 |
2888 |
0 |
0 |
T34 |
2183 |
1942 |
0 |
0 |
T35 |
3095 |
2926 |
0 |
0 |
T36 |
4356 |
4230 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T11,T12 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T11,T12 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T11,T12 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T10,T11,T12 |
1 | Covered | T10,T11,T12 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T12 |
0 |
Covered |
T10,T11,T12 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T12 |
0 |
Covered |
T10,T11,T12 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T12 |
0 |
Covered |
T10,T11,T12 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T12 |
0 |
Covered |
T10,T11,T12 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76028694 |
71260087 |
0 |
0 |
T7 |
293996 |
267756 |
0 |
0 |
T8 |
74578 |
74381 |
0 |
0 |
T10 |
7854 |
7642 |
0 |
0 |
T11 |
3068 |
2928 |
0 |
0 |
T12 |
3732 |
3577 |
0 |
0 |
T32 |
5892 |
5795 |
0 |
0 |
T33 |
3071 |
2888 |
0 |
0 |
T34 |
2183 |
1942 |
0 |
0 |
T35 |
3095 |
2926 |
0 |
0 |
T36 |
4356 |
4230 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76028694 |
71253154 |
0 |
2415 |
T7 |
293996 |
267738 |
0 |
3 |
T8 |
74578 |
74378 |
0 |
3 |
T10 |
7854 |
7639 |
0 |
3 |
T11 |
3068 |
2925 |
0 |
3 |
T12 |
3732 |
3574 |
0 |
3 |
T32 |
5892 |
5792 |
0 |
3 |
T33 |
3071 |
2885 |
0 |
3 |
T34 |
2183 |
1939 |
0 |
3 |
T35 |
3095 |
2923 |
0 |
3 |
T36 |
4356 |
4227 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76028694 |
20590 |
0 |
0 |
T7 |
293996 |
115 |
0 |
0 |
T8 |
74578 |
1 |
0 |
0 |
T10 |
7854 |
11 |
0 |
0 |
T11 |
3068 |
4 |
0 |
0 |
T12 |
3732 |
11 |
0 |
0 |
T32 |
5892 |
7 |
0 |
0 |
T33 |
3071 |
3 |
0 |
0 |
T34 |
2183 |
9 |
0 |
0 |
T35 |
3095 |
16 |
0 |
0 |
T36 |
4356 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76028694 |
71260087 |
0 |
0 |
T7 |
293996 |
267756 |
0 |
0 |
T8 |
74578 |
74381 |
0 |
0 |
T10 |
7854 |
7642 |
0 |
0 |
T11 |
3068 |
2928 |
0 |
0 |
T12 |
3732 |
3577 |
0 |
0 |
T32 |
5892 |
5795 |
0 |
0 |
T33 |
3071 |
2888 |
0 |
0 |
T34 |
2183 |
1942 |
0 |
0 |
T35 |
3095 |
2926 |
0 |
0 |
T36 |
4356 |
4230 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76028694 |
71260087 |
0 |
0 |
T7 |
293996 |
267756 |
0 |
0 |
T8 |
74578 |
74381 |
0 |
0 |
T10 |
7854 |
7642 |
0 |
0 |
T11 |
3068 |
2928 |
0 |
0 |
T12 |
3732 |
3577 |
0 |
0 |
T32 |
5892 |
5795 |
0 |
0 |
T33 |
3071 |
2888 |
0 |
0 |
T34 |
2183 |
1942 |
0 |
0 |
T35 |
3095 |
2926 |
0 |
0 |
T36 |
4356 |
4230 |
0 |
0 |