Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T8 |
28 |
28 |
0 |
0 |
T9 |
28 |
28 |
0 |
0 |
T26 |
28 |
28 |
0 |
0 |
T27 |
28 |
28 |
0 |
0 |
T28 |
28 |
28 |
0 |
0 |
T29 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1475052520 |
1393081988 |
0 |
0 |
T1 |
3948704 |
3945301 |
0 |
0 |
T5 |
536147 |
533766 |
0 |
0 |
T6 |
4391388 |
4385983 |
0 |
0 |
T7 |
264862 |
262347 |
0 |
0 |
T8 |
1916004 |
1818629 |
0 |
0 |
T9 |
111295 |
109247 |
0 |
0 |
T26 |
75209 |
69131 |
0 |
0 |
T27 |
129957 |
128876 |
0 |
0 |
T28 |
47993 |
45164 |
0 |
0 |
T29 |
66794 |
63775 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
216145848 |
200490762 |
0 |
14490 |
T1 |
402336 |
401928 |
0 |
18 |
T5 |
51486 |
51192 |
0 |
18 |
T6 |
1047216 |
1045896 |
0 |
18 |
T7 |
9600 |
9474 |
0 |
18 |
T8 |
44904 |
41460 |
0 |
18 |
T9 |
4032 |
3930 |
0 |
18 |
T26 |
17136 |
15624 |
0 |
18 |
T27 |
12084 |
11952 |
0 |
18 |
T28 |
7422 |
6942 |
0 |
18 |
T29 |
6198 |
5856 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
470298899 |
442845487 |
0 |
16905 |
T1 |
1365936 |
1364594 |
0 |
21 |
T5 |
187423 |
186402 |
0 |
21 |
T6 |
1150069 |
1148493 |
0 |
21 |
T7 |
102454 |
101276 |
0 |
21 |
T8 |
757520 |
711048 |
0 |
21 |
T9 |
43062 |
42101 |
0 |
21 |
T26 |
20165 |
18381 |
0 |
21 |
T27 |
45681 |
45206 |
0 |
21 |
T28 |
15044 |
14031 |
0 |
21 |
T29 |
23428 |
22178 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
470298899 |
122029 |
0 |
0 |
T1 |
1365936 |
4 |
0 |
0 |
T4 |
65679 |
0 |
0 |
0 |
T5 |
187423 |
4 |
0 |
0 |
T6 |
1150069 |
4 |
0 |
0 |
T7 |
80044 |
74 |
0 |
0 |
T8 |
598836 |
12 |
0 |
0 |
T9 |
42390 |
14 |
0 |
0 |
T19 |
6046 |
24 |
0 |
0 |
T20 |
4158 |
0 |
0 |
0 |
T21 |
1554 |
86 |
0 |
0 |
T22 |
1522 |
0 |
0 |
0 |
T23 |
1013 |
0 |
0 |
0 |
T26 |
17309 |
249 |
0 |
0 |
T27 |
43667 |
211 |
0 |
0 |
T28 |
13807 |
27 |
0 |
0 |
T29 |
23428 |
58 |
0 |
0 |
T41 |
0 |
62 |
0 |
0 |
T79 |
0 |
82 |
0 |
0 |
T80 |
0 |
124 |
0 |
0 |
T114 |
0 |
179 |
0 |
0 |
T123 |
0 |
18 |
0 |
0 |
T124 |
0 |
76 |
0 |
0 |
T125 |
0 |
26 |
0 |
0 |
T126 |
0 |
52 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
788607773 |
749658117 |
0 |
0 |
T1 |
2180432 |
2178740 |
0 |
0 |
T5 |
297238 |
296133 |
0 |
0 |
T6 |
2194103 |
2191555 |
0 |
0 |
T7 |
152808 |
151558 |
0 |
0 |
T8 |
1113580 |
1064132 |
0 |
0 |
T9 |
64201 |
63177 |
0 |
0 |
T26 |
37908 |
35087 |
0 |
0 |
T27 |
72192 |
71679 |
0 |
0 |
T28 |
25527 |
24152 |
0 |
0 |
T29 |
37168 |
35702 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T9,T29,T19 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T9,T29,T19 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T9,T29,T19 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T9,T29,T19 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T29,T19 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T29,T19 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T29,T19 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T29,T19 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73939315 |
69695011 |
0 |
0 |
T1 |
238412 |
238181 |
0 |
0 |
T5 |
32953 |
32777 |
0 |
0 |
T6 |
145737 |
145520 |
0 |
0 |
T7 |
19210 |
18993 |
0 |
0 |
T8 |
143716 |
135081 |
0 |
0 |
T9 |
8074 |
7898 |
0 |
0 |
T26 |
2797 |
2552 |
0 |
0 |
T27 |
8061 |
7981 |
0 |
0 |
T28 |
2554 |
2392 |
0 |
0 |
T29 |
4134 |
3917 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73939315 |
69688365 |
0 |
2415 |
T1 |
238412 |
238178 |
0 |
3 |
T5 |
32953 |
32774 |
0 |
3 |
T6 |
145737 |
145517 |
0 |
3 |
T7 |
19210 |
18990 |
0 |
3 |
T8 |
143716 |
134928 |
0 |
3 |
T9 |
8074 |
7895 |
0 |
3 |
T26 |
2797 |
2549 |
0 |
3 |
T27 |
8061 |
7978 |
0 |
3 |
T28 |
2554 |
2389 |
0 |
3 |
T29 |
4134 |
3914 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73939315 |
18071 |
0 |
0 |
T1 |
238412 |
0 |
0 |
0 |
T5 |
32953 |
0 |
0 |
0 |
T6 |
145737 |
0 |
0 |
0 |
T9 |
8074 |
3 |
0 |
0 |
T19 |
4032 |
12 |
0 |
0 |
T20 |
1376 |
0 |
0 |
0 |
T21 |
0 |
33 |
0 |
0 |
T26 |
2797 |
0 |
0 |
0 |
T27 |
8061 |
0 |
0 |
0 |
T28 |
2554 |
0 |
0 |
0 |
T29 |
4134 |
16 |
0 |
0 |
T41 |
0 |
18 |
0 |
0 |
T79 |
0 |
28 |
0 |
0 |
T80 |
0 |
73 |
0 |
0 |
T114 |
0 |
61 |
0 |
0 |
T123 |
0 |
6 |
0 |
0 |
T124 |
0 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
33421898 |
0 |
0 |
T1 |
67056 |
66991 |
0 |
0 |
T5 |
8581 |
8535 |
0 |
0 |
T6 |
174536 |
174319 |
0 |
0 |
T7 |
1600 |
1582 |
0 |
0 |
T8 |
7484 |
7063 |
0 |
0 |
T9 |
672 |
658 |
0 |
0 |
T26 |
2856 |
2607 |
0 |
0 |
T27 |
2014 |
1995 |
0 |
0 |
T28 |
1237 |
1160 |
0 |
0 |
T29 |
1033 |
979 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
33421898 |
0 |
0 |
T1 |
67056 |
66991 |
0 |
0 |
T5 |
8581 |
8535 |
0 |
0 |
T6 |
174536 |
174319 |
0 |
0 |
T7 |
1600 |
1582 |
0 |
0 |
T8 |
7484 |
7063 |
0 |
0 |
T9 |
672 |
658 |
0 |
0 |
T26 |
2856 |
2607 |
0 |
0 |
T27 |
2014 |
1995 |
0 |
0 |
T28 |
1237 |
1160 |
0 |
0 |
T29 |
1033 |
979 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
33421898 |
0 |
0 |
T1 |
67056 |
66991 |
0 |
0 |
T5 |
8581 |
8535 |
0 |
0 |
T6 |
174536 |
174319 |
0 |
0 |
T7 |
1600 |
1582 |
0 |
0 |
T8 |
7484 |
7063 |
0 |
0 |
T9 |
672 |
658 |
0 |
0 |
T26 |
2856 |
2607 |
0 |
0 |
T27 |
2014 |
1995 |
0 |
0 |
T28 |
1237 |
1160 |
0 |
0 |
T29 |
1033 |
979 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
33421898 |
0 |
0 |
T1 |
67056 |
66991 |
0 |
0 |
T5 |
8581 |
8535 |
0 |
0 |
T6 |
174536 |
174319 |
0 |
0 |
T7 |
1600 |
1582 |
0 |
0 |
T8 |
7484 |
7063 |
0 |
0 |
T9 |
672 |
658 |
0 |
0 |
T26 |
2856 |
2607 |
0 |
0 |
T27 |
2014 |
1995 |
0 |
0 |
T28 |
1237 |
1160 |
0 |
0 |
T29 |
1033 |
979 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T9,T29,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T9,T29,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T9,T29,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T9,T29,T21 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T29,T21 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T29,T21 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T29,T21 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T29,T21 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
33421898 |
0 |
0 |
T1 |
67056 |
66991 |
0 |
0 |
T5 |
8581 |
8535 |
0 |
0 |
T6 |
174536 |
174319 |
0 |
0 |
T7 |
1600 |
1582 |
0 |
0 |
T8 |
7484 |
7063 |
0 |
0 |
T9 |
672 |
658 |
0 |
0 |
T26 |
2856 |
2607 |
0 |
0 |
T27 |
2014 |
1995 |
0 |
0 |
T28 |
1237 |
1160 |
0 |
0 |
T29 |
1033 |
979 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
33415127 |
0 |
2415 |
T1 |
67056 |
66988 |
0 |
3 |
T5 |
8581 |
8532 |
0 |
3 |
T6 |
174536 |
174316 |
0 |
3 |
T7 |
1600 |
1579 |
0 |
3 |
T8 |
7484 |
6910 |
0 |
3 |
T9 |
672 |
655 |
0 |
3 |
T26 |
2856 |
2604 |
0 |
3 |
T27 |
2014 |
1992 |
0 |
3 |
T28 |
1237 |
1157 |
0 |
3 |
T29 |
1033 |
976 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
10535 |
0 |
0 |
T1 |
67056 |
0 |
0 |
0 |
T5 |
8581 |
0 |
0 |
0 |
T6 |
174536 |
0 |
0 |
0 |
T9 |
672 |
3 |
0 |
0 |
T19 |
1007 |
0 |
0 |
0 |
T20 |
1391 |
0 |
0 |
0 |
T21 |
0 |
29 |
0 |
0 |
T26 |
2856 |
0 |
0 |
0 |
T27 |
2014 |
0 |
0 |
0 |
T28 |
1237 |
0 |
0 |
0 |
T29 |
1033 |
6 |
0 |
0 |
T41 |
0 |
26 |
0 |
0 |
T79 |
0 |
26 |
0 |
0 |
T80 |
0 |
25 |
0 |
0 |
T114 |
0 |
76 |
0 |
0 |
T123 |
0 |
6 |
0 |
0 |
T124 |
0 |
21 |
0 |
0 |
T126 |
0 |
52 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T29,T19,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T29,T19,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T29,T19,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T29,T19,T21 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T19,T21 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T19,T21 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T19,T21 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T19,T21 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
33421898 |
0 |
0 |
T1 |
67056 |
66991 |
0 |
0 |
T5 |
8581 |
8535 |
0 |
0 |
T6 |
174536 |
174319 |
0 |
0 |
T7 |
1600 |
1582 |
0 |
0 |
T8 |
7484 |
7063 |
0 |
0 |
T9 |
672 |
658 |
0 |
0 |
T26 |
2856 |
2607 |
0 |
0 |
T27 |
2014 |
1995 |
0 |
0 |
T28 |
1237 |
1160 |
0 |
0 |
T29 |
1033 |
979 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
33415127 |
0 |
2415 |
T1 |
67056 |
66988 |
0 |
3 |
T5 |
8581 |
8532 |
0 |
3 |
T6 |
174536 |
174316 |
0 |
3 |
T7 |
1600 |
1579 |
0 |
3 |
T8 |
7484 |
6910 |
0 |
3 |
T9 |
672 |
655 |
0 |
3 |
T26 |
2856 |
2604 |
0 |
3 |
T27 |
2014 |
1992 |
0 |
3 |
T28 |
1237 |
1157 |
0 |
3 |
T29 |
1033 |
976 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
12129 |
0 |
0 |
T1 |
67056 |
0 |
0 |
0 |
T4 |
65679 |
0 |
0 |
0 |
T5 |
8581 |
0 |
0 |
0 |
T6 |
174536 |
0 |
0 |
0 |
T19 |
1007 |
12 |
0 |
0 |
T20 |
1391 |
0 |
0 |
0 |
T21 |
1554 |
24 |
0 |
0 |
T22 |
1522 |
0 |
0 |
0 |
T23 |
1013 |
0 |
0 |
0 |
T29 |
1033 |
12 |
0 |
0 |
T41 |
0 |
18 |
0 |
0 |
T79 |
0 |
28 |
0 |
0 |
T80 |
0 |
26 |
0 |
0 |
T114 |
0 |
42 |
0 |
0 |
T123 |
0 |
6 |
0 |
0 |
T124 |
0 |
21 |
0 |
0 |
T125 |
0 |
26 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81077742 |
78874292 |
0 |
0 |
T1 |
248353 |
248213 |
0 |
0 |
T5 |
34327 |
34287 |
0 |
0 |
T6 |
163815 |
163674 |
0 |
0 |
T7 |
20011 |
19914 |
0 |
0 |
T8 |
149709 |
145211 |
0 |
0 |
T9 |
8411 |
8327 |
0 |
0 |
T26 |
2914 |
2788 |
0 |
0 |
T27 |
8398 |
8372 |
0 |
0 |
T28 |
2504 |
2407 |
0 |
0 |
T29 |
4307 |
4210 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81077742 |
78874292 |
0 |
0 |
T1 |
248353 |
248213 |
0 |
0 |
T5 |
34327 |
34287 |
0 |
0 |
T6 |
163815 |
163674 |
0 |
0 |
T7 |
20011 |
19914 |
0 |
0 |
T8 |
149709 |
145211 |
0 |
0 |
T9 |
8411 |
8327 |
0 |
0 |
T26 |
2914 |
2788 |
0 |
0 |
T27 |
8398 |
8372 |
0 |
0 |
T28 |
2504 |
2407 |
0 |
0 |
T29 |
4307 |
4210 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73939315 |
71833048 |
0 |
0 |
T1 |
238412 |
238277 |
0 |
0 |
T5 |
32953 |
32915 |
0 |
0 |
T6 |
145737 |
145603 |
0 |
0 |
T7 |
19210 |
19116 |
0 |
0 |
T8 |
143716 |
139383 |
0 |
0 |
T9 |
8074 |
7994 |
0 |
0 |
T26 |
2797 |
2676 |
0 |
0 |
T27 |
8061 |
8036 |
0 |
0 |
T28 |
2554 |
2461 |
0 |
0 |
T29 |
4134 |
4040 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73939315 |
71833048 |
0 |
0 |
T1 |
238412 |
238277 |
0 |
0 |
T5 |
32953 |
32915 |
0 |
0 |
T6 |
145737 |
145603 |
0 |
0 |
T7 |
19210 |
19116 |
0 |
0 |
T8 |
143716 |
139383 |
0 |
0 |
T9 |
8074 |
7994 |
0 |
0 |
T26 |
2797 |
2676 |
0 |
0 |
T27 |
8061 |
8036 |
0 |
0 |
T28 |
2554 |
2461 |
0 |
0 |
T29 |
4134 |
4040 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36083857 |
36083857 |
0 |
0 |
T1 |
119139 |
119139 |
0 |
0 |
T5 |
16458 |
16458 |
0 |
0 |
T6 |
72802 |
72802 |
0 |
0 |
T7 |
9558 |
9558 |
0 |
0 |
T8 |
69699 |
69699 |
0 |
0 |
T9 |
4002 |
4002 |
0 |
0 |
T26 |
1338 |
1338 |
0 |
0 |
T27 |
4018 |
4018 |
0 |
0 |
T28 |
1231 |
1231 |
0 |
0 |
T29 |
2156 |
2156 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36083857 |
36083857 |
0 |
0 |
T1 |
119139 |
119139 |
0 |
0 |
T5 |
16458 |
16458 |
0 |
0 |
T6 |
72802 |
72802 |
0 |
0 |
T7 |
9558 |
9558 |
0 |
0 |
T8 |
69699 |
69699 |
0 |
0 |
T9 |
4002 |
4002 |
0 |
0 |
T26 |
1338 |
1338 |
0 |
0 |
T27 |
4018 |
4018 |
0 |
0 |
T28 |
1231 |
1231 |
0 |
0 |
T29 |
2156 |
2156 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
18041556 |
18041556 |
0 |
0 |
T1 |
59569 |
59569 |
0 |
0 |
T5 |
8229 |
8229 |
0 |
0 |
T6 |
36401 |
36401 |
0 |
0 |
T7 |
4779 |
4779 |
0 |
0 |
T8 |
34855 |
34855 |
0 |
0 |
T9 |
2001 |
2001 |
0 |
0 |
T26 |
669 |
669 |
0 |
0 |
T27 |
2009 |
2009 |
0 |
0 |
T28 |
615 |
615 |
0 |
0 |
T29 |
1078 |
1078 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
18041556 |
18041556 |
0 |
0 |
T1 |
59569 |
59569 |
0 |
0 |
T5 |
8229 |
8229 |
0 |
0 |
T6 |
36401 |
36401 |
0 |
0 |
T7 |
4779 |
4779 |
0 |
0 |
T8 |
34855 |
34855 |
0 |
0 |
T9 |
2001 |
2001 |
0 |
0 |
T26 |
669 |
669 |
0 |
0 |
T27 |
2009 |
2009 |
0 |
0 |
T28 |
615 |
615 |
0 |
0 |
T29 |
1078 |
1078 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39008487 |
37940300 |
0 |
0 |
T1 |
119211 |
119144 |
0 |
0 |
T5 |
16477 |
16458 |
0 |
0 |
T6 |
72872 |
72805 |
0 |
0 |
T7 |
9606 |
9559 |
0 |
0 |
T8 |
71861 |
69694 |
0 |
0 |
T9 |
4037 |
3997 |
0 |
0 |
T26 |
1398 |
1338 |
0 |
0 |
T27 |
4030 |
4018 |
0 |
0 |
T28 |
1185 |
1138 |
0 |
0 |
T29 |
2067 |
2020 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39008487 |
37940300 |
0 |
0 |
T1 |
119211 |
119144 |
0 |
0 |
T5 |
16477 |
16458 |
0 |
0 |
T6 |
72872 |
72805 |
0 |
0 |
T7 |
9606 |
9559 |
0 |
0 |
T8 |
71861 |
69694 |
0 |
0 |
T9 |
4037 |
3997 |
0 |
0 |
T26 |
1398 |
1338 |
0 |
0 |
T27 |
4030 |
4018 |
0 |
0 |
T28 |
1185 |
1138 |
0 |
0 |
T29 |
2067 |
2020 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
33421898 |
0 |
0 |
T1 |
67056 |
66991 |
0 |
0 |
T5 |
8581 |
8535 |
0 |
0 |
T6 |
174536 |
174319 |
0 |
0 |
T7 |
1600 |
1582 |
0 |
0 |
T8 |
7484 |
7063 |
0 |
0 |
T9 |
672 |
658 |
0 |
0 |
T26 |
2856 |
2607 |
0 |
0 |
T27 |
2014 |
1995 |
0 |
0 |
T28 |
1237 |
1160 |
0 |
0 |
T29 |
1033 |
979 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
33415127 |
0 |
2415 |
T1 |
67056 |
66988 |
0 |
3 |
T5 |
8581 |
8532 |
0 |
3 |
T6 |
174536 |
174316 |
0 |
3 |
T7 |
1600 |
1579 |
0 |
3 |
T8 |
7484 |
6910 |
0 |
3 |
T9 |
672 |
655 |
0 |
3 |
T26 |
2856 |
2604 |
0 |
3 |
T27 |
2014 |
1992 |
0 |
3 |
T28 |
1237 |
1157 |
0 |
3 |
T29 |
1033 |
976 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
33421898 |
0 |
0 |
T1 |
67056 |
66991 |
0 |
0 |
T5 |
8581 |
8535 |
0 |
0 |
T6 |
174536 |
174319 |
0 |
0 |
T7 |
1600 |
1582 |
0 |
0 |
T8 |
7484 |
7063 |
0 |
0 |
T9 |
672 |
658 |
0 |
0 |
T26 |
2856 |
2607 |
0 |
0 |
T27 |
2014 |
1995 |
0 |
0 |
T28 |
1237 |
1160 |
0 |
0 |
T29 |
1033 |
979 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
33415127 |
0 |
2415 |
T1 |
67056 |
66988 |
0 |
3 |
T5 |
8581 |
8532 |
0 |
3 |
T6 |
174536 |
174316 |
0 |
3 |
T7 |
1600 |
1579 |
0 |
3 |
T8 |
7484 |
6910 |
0 |
3 |
T9 |
672 |
655 |
0 |
3 |
T26 |
2856 |
2604 |
0 |
3 |
T27 |
2014 |
1992 |
0 |
3 |
T28 |
1237 |
1157 |
0 |
3 |
T29 |
1033 |
976 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
33421898 |
0 |
0 |
T1 |
67056 |
66991 |
0 |
0 |
T5 |
8581 |
8535 |
0 |
0 |
T6 |
174536 |
174319 |
0 |
0 |
T7 |
1600 |
1582 |
0 |
0 |
T8 |
7484 |
7063 |
0 |
0 |
T9 |
672 |
658 |
0 |
0 |
T26 |
2856 |
2607 |
0 |
0 |
T27 |
2014 |
1995 |
0 |
0 |
T28 |
1237 |
1160 |
0 |
0 |
T29 |
1033 |
979 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
33415127 |
0 |
2415 |
T1 |
67056 |
66988 |
0 |
3 |
T5 |
8581 |
8532 |
0 |
3 |
T6 |
174536 |
174316 |
0 |
3 |
T7 |
1600 |
1579 |
0 |
3 |
T8 |
7484 |
6910 |
0 |
3 |
T9 |
672 |
655 |
0 |
3 |
T26 |
2856 |
2604 |
0 |
3 |
T27 |
2014 |
1992 |
0 |
3 |
T28 |
1237 |
1157 |
0 |
3 |
T29 |
1033 |
976 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
33421898 |
0 |
0 |
T1 |
67056 |
66991 |
0 |
0 |
T5 |
8581 |
8535 |
0 |
0 |
T6 |
174536 |
174319 |
0 |
0 |
T7 |
1600 |
1582 |
0 |
0 |
T8 |
7484 |
7063 |
0 |
0 |
T9 |
672 |
658 |
0 |
0 |
T26 |
2856 |
2607 |
0 |
0 |
T27 |
2014 |
1995 |
0 |
0 |
T28 |
1237 |
1160 |
0 |
0 |
T29 |
1033 |
979 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
33415127 |
0 |
2415 |
T1 |
67056 |
66988 |
0 |
3 |
T5 |
8581 |
8532 |
0 |
3 |
T6 |
174536 |
174316 |
0 |
3 |
T7 |
1600 |
1579 |
0 |
3 |
T8 |
7484 |
6910 |
0 |
3 |
T9 |
672 |
655 |
0 |
3 |
T26 |
2856 |
2604 |
0 |
3 |
T27 |
2014 |
1992 |
0 |
3 |
T28 |
1237 |
1157 |
0 |
3 |
T29 |
1033 |
976 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
33421898 |
0 |
0 |
T1 |
67056 |
66991 |
0 |
0 |
T5 |
8581 |
8535 |
0 |
0 |
T6 |
174536 |
174319 |
0 |
0 |
T7 |
1600 |
1582 |
0 |
0 |
T8 |
7484 |
7063 |
0 |
0 |
T9 |
672 |
658 |
0 |
0 |
T26 |
2856 |
2607 |
0 |
0 |
T27 |
2014 |
1995 |
0 |
0 |
T28 |
1237 |
1160 |
0 |
0 |
T29 |
1033 |
979 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
33415127 |
0 |
2415 |
T1 |
67056 |
66988 |
0 |
3 |
T5 |
8581 |
8532 |
0 |
3 |
T6 |
174536 |
174316 |
0 |
3 |
T7 |
1600 |
1579 |
0 |
3 |
T8 |
7484 |
6910 |
0 |
3 |
T9 |
672 |
655 |
0 |
3 |
T26 |
2856 |
2604 |
0 |
3 |
T27 |
2014 |
1992 |
0 |
3 |
T28 |
1237 |
1157 |
0 |
3 |
T29 |
1033 |
976 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
33421898 |
0 |
0 |
T1 |
67056 |
66991 |
0 |
0 |
T5 |
8581 |
8535 |
0 |
0 |
T6 |
174536 |
174319 |
0 |
0 |
T7 |
1600 |
1582 |
0 |
0 |
T8 |
7484 |
7063 |
0 |
0 |
T9 |
672 |
658 |
0 |
0 |
T26 |
2856 |
2607 |
0 |
0 |
T27 |
2014 |
1995 |
0 |
0 |
T28 |
1237 |
1160 |
0 |
0 |
T29 |
1033 |
979 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
33415127 |
0 |
2415 |
T1 |
67056 |
66988 |
0 |
3 |
T5 |
8581 |
8532 |
0 |
3 |
T6 |
174536 |
174316 |
0 |
3 |
T7 |
1600 |
1579 |
0 |
3 |
T8 |
7484 |
6910 |
0 |
3 |
T9 |
672 |
655 |
0 |
3 |
T26 |
2856 |
2604 |
0 |
3 |
T27 |
2014 |
1992 |
0 |
3 |
T28 |
1237 |
1157 |
0 |
3 |
T29 |
1033 |
976 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
33421898 |
0 |
0 |
T1 |
67056 |
66991 |
0 |
0 |
T5 |
8581 |
8535 |
0 |
0 |
T6 |
174536 |
174319 |
0 |
0 |
T7 |
1600 |
1582 |
0 |
0 |
T8 |
7484 |
7063 |
0 |
0 |
T9 |
672 |
658 |
0 |
0 |
T26 |
2856 |
2607 |
0 |
0 |
T27 |
2014 |
1995 |
0 |
0 |
T28 |
1237 |
1160 |
0 |
0 |
T29 |
1033 |
979 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
33421898 |
0 |
0 |
T1 |
67056 |
66991 |
0 |
0 |
T5 |
8581 |
8535 |
0 |
0 |
T6 |
174536 |
174319 |
0 |
0 |
T7 |
1600 |
1582 |
0 |
0 |
T8 |
7484 |
7063 |
0 |
0 |
T9 |
672 |
658 |
0 |
0 |
T26 |
2856 |
2607 |
0 |
0 |
T27 |
2014 |
1995 |
0 |
0 |
T28 |
1237 |
1160 |
0 |
0 |
T29 |
1033 |
979 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
33421898 |
0 |
0 |
T1 |
67056 |
66991 |
0 |
0 |
T5 |
8581 |
8535 |
0 |
0 |
T6 |
174536 |
174319 |
0 |
0 |
T7 |
1600 |
1582 |
0 |
0 |
T8 |
7484 |
7063 |
0 |
0 |
T9 |
672 |
658 |
0 |
0 |
T26 |
2856 |
2607 |
0 |
0 |
T27 |
2014 |
1995 |
0 |
0 |
T28 |
1237 |
1160 |
0 |
0 |
T29 |
1033 |
979 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
33421898 |
0 |
0 |
T1 |
67056 |
66991 |
0 |
0 |
T5 |
8581 |
8535 |
0 |
0 |
T6 |
174536 |
174319 |
0 |
0 |
T7 |
1600 |
1582 |
0 |
0 |
T8 |
7484 |
7063 |
0 |
0 |
T9 |
672 |
658 |
0 |
0 |
T26 |
2856 |
2607 |
0 |
0 |
T27 |
2014 |
1995 |
0 |
0 |
T28 |
1237 |
1160 |
0 |
0 |
T29 |
1033 |
979 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
33421898 |
0 |
0 |
T1 |
67056 |
66991 |
0 |
0 |
T5 |
8581 |
8535 |
0 |
0 |
T6 |
174536 |
174319 |
0 |
0 |
T7 |
1600 |
1582 |
0 |
0 |
T8 |
7484 |
7063 |
0 |
0 |
T9 |
672 |
658 |
0 |
0 |
T26 |
2856 |
2607 |
0 |
0 |
T27 |
2014 |
1995 |
0 |
0 |
T28 |
1237 |
1160 |
0 |
0 |
T29 |
1033 |
979 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
33421898 |
0 |
0 |
T1 |
67056 |
66991 |
0 |
0 |
T5 |
8581 |
8535 |
0 |
0 |
T6 |
174536 |
174319 |
0 |
0 |
T7 |
1600 |
1582 |
0 |
0 |
T8 |
7484 |
7063 |
0 |
0 |
T9 |
672 |
658 |
0 |
0 |
T26 |
2856 |
2607 |
0 |
0 |
T27 |
2014 |
1995 |
0 |
0 |
T28 |
1237 |
1160 |
0 |
0 |
T29 |
1033 |
979 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
33421898 |
0 |
0 |
T1 |
67056 |
66991 |
0 |
0 |
T5 |
8581 |
8535 |
0 |
0 |
T6 |
174536 |
174319 |
0 |
0 |
T7 |
1600 |
1582 |
0 |
0 |
T8 |
7484 |
7063 |
0 |
0 |
T9 |
672 |
658 |
0 |
0 |
T26 |
2856 |
2607 |
0 |
0 |
T27 |
2014 |
1995 |
0 |
0 |
T28 |
1237 |
1160 |
0 |
0 |
T29 |
1033 |
979 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36024308 |
33421898 |
0 |
0 |
T1 |
67056 |
66991 |
0 |
0 |
T5 |
8581 |
8535 |
0 |
0 |
T6 |
174536 |
174319 |
0 |
0 |
T7 |
1600 |
1582 |
0 |
0 |
T8 |
7484 |
7063 |
0 |
0 |
T9 |
672 |
658 |
0 |
0 |
T26 |
2856 |
2607 |
0 |
0 |
T27 |
2014 |
1995 |
0 |
0 |
T28 |
1237 |
1160 |
0 |
0 |
T29 |
1033 |
979 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81077742 |
76588419 |
0 |
0 |
T1 |
248353 |
248113 |
0 |
0 |
T5 |
34327 |
34144 |
0 |
0 |
T6 |
163815 |
163589 |
0 |
0 |
T7 |
20011 |
19785 |
0 |
0 |
T8 |
149709 |
140728 |
0 |
0 |
T9 |
8411 |
8227 |
0 |
0 |
T26 |
2914 |
2659 |
0 |
0 |
T27 |
8398 |
8314 |
0 |
0 |
T28 |
2504 |
2335 |
0 |
0 |
T29 |
4307 |
4081 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81077742 |
76581717 |
0 |
2415 |
T1 |
248353 |
248110 |
0 |
3 |
T5 |
34327 |
34141 |
0 |
3 |
T6 |
163815 |
163586 |
0 |
3 |
T7 |
20011 |
19782 |
0 |
3 |
T8 |
149709 |
140575 |
0 |
3 |
T9 |
8411 |
8224 |
0 |
3 |
T26 |
2914 |
2656 |
0 |
3 |
T27 |
8398 |
8311 |
0 |
3 |
T28 |
2504 |
2332 |
0 |
3 |
T29 |
4307 |
4078 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81077742 |
20300 |
0 |
0 |
T1 |
248353 |
1 |
0 |
0 |
T5 |
34327 |
1 |
0 |
0 |
T6 |
163815 |
1 |
0 |
0 |
T7 |
20011 |
20 |
0 |
0 |
T8 |
149709 |
3 |
0 |
0 |
T9 |
8411 |
3 |
0 |
0 |
T26 |
2914 |
68 |
0 |
0 |
T27 |
8398 |
48 |
0 |
0 |
T28 |
2504 |
9 |
0 |
0 |
T29 |
4307 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81077742 |
76588419 |
0 |
0 |
T1 |
248353 |
248113 |
0 |
0 |
T5 |
34327 |
34144 |
0 |
0 |
T6 |
163815 |
163589 |
0 |
0 |
T7 |
20011 |
19785 |
0 |
0 |
T8 |
149709 |
140728 |
0 |
0 |
T9 |
8411 |
8227 |
0 |
0 |
T26 |
2914 |
2659 |
0 |
0 |
T27 |
8398 |
8314 |
0 |
0 |
T28 |
2504 |
2335 |
0 |
0 |
T29 |
4307 |
4081 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81077742 |
76588419 |
0 |
0 |
T1 |
248353 |
248113 |
0 |
0 |
T5 |
34327 |
34144 |
0 |
0 |
T6 |
163815 |
163589 |
0 |
0 |
T7 |
20011 |
19785 |
0 |
0 |
T8 |
149709 |
140728 |
0 |
0 |
T9 |
8411 |
8227 |
0 |
0 |
T26 |
2914 |
2659 |
0 |
0 |
T27 |
8398 |
8314 |
0 |
0 |
T28 |
2504 |
2335 |
0 |
0 |
T29 |
4307 |
4081 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81077742 |
76588419 |
0 |
0 |
T1 |
248353 |
248113 |
0 |
0 |
T5 |
34327 |
34144 |
0 |
0 |
T6 |
163815 |
163589 |
0 |
0 |
T7 |
20011 |
19785 |
0 |
0 |
T8 |
149709 |
140728 |
0 |
0 |
T9 |
8411 |
8227 |
0 |
0 |
T26 |
2914 |
2659 |
0 |
0 |
T27 |
8398 |
8314 |
0 |
0 |
T28 |
2504 |
2335 |
0 |
0 |
T29 |
4307 |
4081 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81077742 |
76581717 |
0 |
2415 |
T1 |
248353 |
248110 |
0 |
3 |
T5 |
34327 |
34141 |
0 |
3 |
T6 |
163815 |
163586 |
0 |
3 |
T7 |
20011 |
19782 |
0 |
3 |
T8 |
149709 |
140575 |
0 |
3 |
T9 |
8411 |
8224 |
0 |
3 |
T26 |
2914 |
2656 |
0 |
3 |
T27 |
8398 |
8311 |
0 |
3 |
T28 |
2504 |
2332 |
0 |
3 |
T29 |
4307 |
4078 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81077742 |
20225 |
0 |
0 |
T1 |
248353 |
1 |
0 |
0 |
T5 |
34327 |
1 |
0 |
0 |
T6 |
163815 |
1 |
0 |
0 |
T7 |
20011 |
20 |
0 |
0 |
T8 |
149709 |
3 |
0 |
0 |
T9 |
8411 |
1 |
0 |
0 |
T26 |
2914 |
62 |
0 |
0 |
T27 |
8398 |
51 |
0 |
0 |
T28 |
2504 |
8 |
0 |
0 |
T29 |
4307 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81077742 |
76588419 |
0 |
0 |
T1 |
248353 |
248113 |
0 |
0 |
T5 |
34327 |
34144 |
0 |
0 |
T6 |
163815 |
163589 |
0 |
0 |
T7 |
20011 |
19785 |
0 |
0 |
T8 |
149709 |
140728 |
0 |
0 |
T9 |
8411 |
8227 |
0 |
0 |
T26 |
2914 |
2659 |
0 |
0 |
T27 |
8398 |
8314 |
0 |
0 |
T28 |
2504 |
2335 |
0 |
0 |
T29 |
4307 |
4081 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81077742 |
76588419 |
0 |
0 |
T1 |
248353 |
248113 |
0 |
0 |
T5 |
34327 |
34144 |
0 |
0 |
T6 |
163815 |
163589 |
0 |
0 |
T7 |
20011 |
19785 |
0 |
0 |
T8 |
149709 |
140728 |
0 |
0 |
T9 |
8411 |
8227 |
0 |
0 |
T26 |
2914 |
2659 |
0 |
0 |
T27 |
8398 |
8314 |
0 |
0 |
T28 |
2504 |
2335 |
0 |
0 |
T29 |
4307 |
4081 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81077742 |
76588419 |
0 |
0 |
T1 |
248353 |
248113 |
0 |
0 |
T5 |
34327 |
34144 |
0 |
0 |
T6 |
163815 |
163589 |
0 |
0 |
T7 |
20011 |
19785 |
0 |
0 |
T8 |
149709 |
140728 |
0 |
0 |
T9 |
8411 |
8227 |
0 |
0 |
T26 |
2914 |
2659 |
0 |
0 |
T27 |
8398 |
8314 |
0 |
0 |
T28 |
2504 |
2335 |
0 |
0 |
T29 |
4307 |
4081 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81077742 |
76581717 |
0 |
2415 |
T1 |
248353 |
248110 |
0 |
3 |
T5 |
34327 |
34141 |
0 |
3 |
T6 |
163815 |
163586 |
0 |
3 |
T7 |
20011 |
19782 |
0 |
3 |
T8 |
149709 |
140575 |
0 |
3 |
T9 |
8411 |
8224 |
0 |
3 |
T26 |
2914 |
2656 |
0 |
3 |
T27 |
8398 |
8311 |
0 |
3 |
T28 |
2504 |
2332 |
0 |
3 |
T29 |
4307 |
4078 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81077742 |
20298 |
0 |
0 |
T1 |
248353 |
1 |
0 |
0 |
T5 |
34327 |
1 |
0 |
0 |
T6 |
163815 |
1 |
0 |
0 |
T7 |
20011 |
17 |
0 |
0 |
T8 |
149709 |
3 |
0 |
0 |
T9 |
8411 |
3 |
0 |
0 |
T26 |
2914 |
57 |
0 |
0 |
T27 |
8398 |
58 |
0 |
0 |
T28 |
2504 |
5 |
0 |
0 |
T29 |
4307 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81077742 |
76588419 |
0 |
0 |
T1 |
248353 |
248113 |
0 |
0 |
T5 |
34327 |
34144 |
0 |
0 |
T6 |
163815 |
163589 |
0 |
0 |
T7 |
20011 |
19785 |
0 |
0 |
T8 |
149709 |
140728 |
0 |
0 |
T9 |
8411 |
8227 |
0 |
0 |
T26 |
2914 |
2659 |
0 |
0 |
T27 |
8398 |
8314 |
0 |
0 |
T28 |
2504 |
2335 |
0 |
0 |
T29 |
4307 |
4081 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81077742 |
76588419 |
0 |
0 |
T1 |
248353 |
248113 |
0 |
0 |
T5 |
34327 |
34144 |
0 |
0 |
T6 |
163815 |
163589 |
0 |
0 |
T7 |
20011 |
19785 |
0 |
0 |
T8 |
149709 |
140728 |
0 |
0 |
T9 |
8411 |
8227 |
0 |
0 |
T26 |
2914 |
2659 |
0 |
0 |
T27 |
8398 |
8314 |
0 |
0 |
T28 |
2504 |
2335 |
0 |
0 |
T29 |
4307 |
4081 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81077742 |
76588419 |
0 |
0 |
T1 |
248353 |
248113 |
0 |
0 |
T5 |
34327 |
34144 |
0 |
0 |
T6 |
163815 |
163589 |
0 |
0 |
T7 |
20011 |
19785 |
0 |
0 |
T8 |
149709 |
140728 |
0 |
0 |
T9 |
8411 |
8227 |
0 |
0 |
T26 |
2914 |
2659 |
0 |
0 |
T27 |
8398 |
8314 |
0 |
0 |
T28 |
2504 |
2335 |
0 |
0 |
T29 |
4307 |
4081 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81077742 |
76581717 |
0 |
2415 |
T1 |
248353 |
248110 |
0 |
3 |
T5 |
34327 |
34141 |
0 |
3 |
T6 |
163815 |
163586 |
0 |
3 |
T7 |
20011 |
19782 |
0 |
3 |
T8 |
149709 |
140575 |
0 |
3 |
T9 |
8411 |
8224 |
0 |
3 |
T26 |
2914 |
2656 |
0 |
3 |
T27 |
8398 |
8311 |
0 |
3 |
T28 |
2504 |
2332 |
0 |
3 |
T29 |
4307 |
4078 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81077742 |
20471 |
0 |
0 |
T1 |
248353 |
1 |
0 |
0 |
T5 |
34327 |
1 |
0 |
0 |
T6 |
163815 |
1 |
0 |
0 |
T7 |
20011 |
17 |
0 |
0 |
T8 |
149709 |
3 |
0 |
0 |
T9 |
8411 |
1 |
0 |
0 |
T26 |
2914 |
62 |
0 |
0 |
T27 |
8398 |
54 |
0 |
0 |
T28 |
2504 |
5 |
0 |
0 |
T29 |
4307 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81077742 |
76588419 |
0 |
0 |
T1 |
248353 |
248113 |
0 |
0 |
T5 |
34327 |
34144 |
0 |
0 |
T6 |
163815 |
163589 |
0 |
0 |
T7 |
20011 |
19785 |
0 |
0 |
T8 |
149709 |
140728 |
0 |
0 |
T9 |
8411 |
8227 |
0 |
0 |
T26 |
2914 |
2659 |
0 |
0 |
T27 |
8398 |
8314 |
0 |
0 |
T28 |
2504 |
2335 |
0 |
0 |
T29 |
4307 |
4081 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81077742 |
76588419 |
0 |
0 |
T1 |
248353 |
248113 |
0 |
0 |
T5 |
34327 |
34144 |
0 |
0 |
T6 |
163815 |
163589 |
0 |
0 |
T7 |
20011 |
19785 |
0 |
0 |
T8 |
149709 |
140728 |
0 |
0 |
T9 |
8411 |
8227 |
0 |
0 |
T26 |
2914 |
2659 |
0 |
0 |
T27 |
8398 |
8314 |
0 |
0 |
T28 |
2504 |
2335 |
0 |
0 |
T29 |
4307 |
4081 |
0 |
0 |