Line Coverage for Module : 
clkmgr_extclk_sva_if
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| ALWAYS | 34 | 1 | 1 | 100.00 | 
| ALWAYS | 49 | 1 | 1 | 100.00 | 
| ALWAYS | 66 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_extclk_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_extclk_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 66 | 
1 | 
1 | 
Cond Coverage for Module : 
clkmgr_extclk_sva_if
 | Total | Covered | Percent | 
| Conditions | 19 | 19 | 100.00 | 
| Logical | 19 | 19 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (lc_clk_byp_req_i == On)
            ------------1-----------
| -1- | Status | Tests |                       
| 0 | Covered | T9,T29,T19 | 
| 1 | Covered | T9,T29,T21 | 
 LINE       49
 EXPRESSION ((extclk_ctrl_sel == MuBi4True) && (lc_hw_debug_en_i == On))
             ---------------1--------------    ------------2-----------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T9,T29,T19 | 
| 1 | 0 | Covered | T29,T19,T21 | 
| 1 | 1 | Covered | T29,T19,T21 | 
 LINE       49
 SUB-EXPRESSION (extclk_ctrl_sel == MuBi4True)
                ---------------1--------------
| -1- | Status | Tests |                       
| 0 | Covered | T9,T29,T19 | 
| 1 | Covered | T29,T19,T21 | 
 LINE       49
 SUB-EXPRESSION (lc_hw_debug_en_i == On)
                ------------1-----------
| -1- | Status | Tests |                       
| 0 | Covered | T29,T19,T21 | 
| 1 | Covered | T9,T29,T19 | 
 LINE       66
 EXPRESSION ((extclk_ctrl_sel == MuBi4True) && (extclk_ctrl_hi_speed_sel == MuBi4True) && (lc_hw_debug_en_i == On))
             ---------------1--------------    -------------------2-------------------    ------------3-----------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T9,T29,T79 | 
| 1 | 0 | 1 | Covered | T29,T19,T21 | 
| 1 | 1 | 0 | Covered | T21,T41,T79 | 
| 1 | 1 | 1 | Covered | T29,T19,T21 | 
 LINE       66
 SUB-EXPRESSION (extclk_ctrl_sel == MuBi4True)
                ---------------1--------------
| -1- | Status | Tests |                       
| 0 | Covered | T9,T29,T19 | 
| 1 | Covered | T29,T19,T21 | 
 LINE       66
 SUB-EXPRESSION (extclk_ctrl_hi_speed_sel == MuBi4True)
                -------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T9,T29,T19 | 
| 1 | Covered | T9,T29,T19 | 
 LINE       66
 SUB-EXPRESSION (lc_hw_debug_en_i == On)
                ------------1-----------
| -1- | Status | Tests |                       
| 0 | Covered | T29,T19,T21 | 
| 1 | Covered | T9,T29,T19 | 
Assert Coverage for Module : 
clkmgr_extclk_sva_if
Assertion Details
AllClkBypReqFall_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36024308 | 
2581 | 
0 | 
0 | 
| T1 | 
67056 | 
0 | 
0 | 
0 | 
| T4 | 
65679 | 
0 | 
0 | 
0 | 
| T5 | 
8581 | 
0 | 
0 | 
0 | 
| T6 | 
174536 | 
0 | 
0 | 
0 | 
| T19 | 
1007 | 
3 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
6 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T29 | 
1033 | 
3 | 
0 | 
0 | 
| T41 | 
0 | 
3 | 
0 | 
0 | 
| T79 | 
0 | 
6 | 
0 | 
0 | 
| T80 | 
0 | 
11 | 
0 | 
0 | 
| T114 | 
0 | 
7 | 
0 | 
0 | 
| T123 | 
0 | 
2 | 
0 | 
0 | 
| T124 | 
0 | 
6 | 
0 | 
0 | 
| T125 | 
0 | 
5 | 
0 | 
0 | 
AllClkBypReqRise_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36024308 | 
2581 | 
0 | 
0 | 
| T1 | 
67056 | 
0 | 
0 | 
0 | 
| T4 | 
65679 | 
0 | 
0 | 
0 | 
| T5 | 
8581 | 
0 | 
0 | 
0 | 
| T6 | 
174536 | 
0 | 
0 | 
0 | 
| T19 | 
1007 | 
3 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
6 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T29 | 
1033 | 
3 | 
0 | 
0 | 
| T41 | 
0 | 
3 | 
0 | 
0 | 
| T79 | 
0 | 
6 | 
0 | 
0 | 
| T80 | 
0 | 
11 | 
0 | 
0 | 
| T114 | 
0 | 
7 | 
0 | 
0 | 
| T123 | 
0 | 
2 | 
0 | 
0 | 
| T124 | 
0 | 
6 | 
0 | 
0 | 
| T125 | 
0 | 
5 | 
0 | 
0 | 
HiSpeedSelFall_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36024308 | 
1530 | 
0 | 
0 | 
| T1 | 
67056 | 
0 | 
0 | 
0 | 
| T4 | 
65679 | 
0 | 
0 | 
0 | 
| T5 | 
8581 | 
0 | 
0 | 
0 | 
| T6 | 
174536 | 
0 | 
0 | 
0 | 
| T19 | 
1007 | 
2 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
4 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T29 | 
1033 | 
2 | 
0 | 
0 | 
| T41 | 
0 | 
3 | 
0 | 
0 | 
| T79 | 
0 | 
4 | 
0 | 
0 | 
| T80 | 
0 | 
8 | 
0 | 
0 | 
| T114 | 
0 | 
6 | 
0 | 
0 | 
| T124 | 
0 | 
3 | 
0 | 
0 | 
| T125 | 
0 | 
2 | 
0 | 
0 | 
| T129 | 
0 | 
2 | 
0 | 
0 | 
HiSpeedSelRise_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36024308 | 
1530 | 
0 | 
0 | 
| T1 | 
67056 | 
0 | 
0 | 
0 | 
| T4 | 
65679 | 
0 | 
0 | 
0 | 
| T5 | 
8581 | 
0 | 
0 | 
0 | 
| T6 | 
174536 | 
0 | 
0 | 
0 | 
| T19 | 
1007 | 
2 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
4 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T29 | 
1033 | 
2 | 
0 | 
0 | 
| T41 | 
0 | 
3 | 
0 | 
0 | 
| T79 | 
0 | 
4 | 
0 | 
0 | 
| T80 | 
0 | 
8 | 
0 | 
0 | 
| T114 | 
0 | 
6 | 
0 | 
0 | 
| T124 | 
0 | 
3 | 
0 | 
0 | 
| T125 | 
0 | 
2 | 
0 | 
0 | 
| T129 | 
0 | 
2 | 
0 | 
0 | 
IoClkBypReqFall_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36024308 | 
3190 | 
0 | 
0 | 
| T1 | 
67056 | 
0 | 
0 | 
0 | 
| T5 | 
8581 | 
0 | 
0 | 
0 | 
| T6 | 
174536 | 
0 | 
0 | 
0 | 
| T9 | 
672 | 
1 | 
0 | 
0 | 
| T19 | 
1007 | 
0 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
0 | 
9 | 
0 | 
0 | 
| T26 | 
2856 | 
0 | 
0 | 
0 | 
| T27 | 
2014 | 
0 | 
0 | 
0 | 
| T28 | 
1237 | 
0 | 
0 | 
0 | 
| T29 | 
1033 | 
2 | 
0 | 
0 | 
| T41 | 
0 | 
5 | 
0 | 
0 | 
| T79 | 
0 | 
6 | 
0 | 
0 | 
| T80 | 
0 | 
8 | 
0 | 
0 | 
| T114 | 
0 | 
14 | 
0 | 
0 | 
| T123 | 
0 | 
2 | 
0 | 
0 | 
| T124 | 
0 | 
7 | 
0 | 
0 | 
| T126 | 
0 | 
15 | 
0 | 
0 | 
IoClkBypReqRise_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36024308 | 
3184 | 
0 | 
0 | 
| T1 | 
67056 | 
0 | 
0 | 
0 | 
| T5 | 
8581 | 
0 | 
0 | 
0 | 
| T6 | 
174536 | 
0 | 
0 | 
0 | 
| T9 | 
672 | 
1 | 
0 | 
0 | 
| T19 | 
1007 | 
0 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
0 | 
9 | 
0 | 
0 | 
| T26 | 
2856 | 
0 | 
0 | 
0 | 
| T27 | 
2014 | 
0 | 
0 | 
0 | 
| T28 | 
1237 | 
0 | 
0 | 
0 | 
| T29 | 
1033 | 
2 | 
0 | 
0 | 
| T41 | 
0 | 
5 | 
0 | 
0 | 
| T79 | 
0 | 
6 | 
0 | 
0 | 
| T80 | 
0 | 
8 | 
0 | 
0 | 
| T114 | 
0 | 
14 | 
0 | 
0 | 
| T123 | 
0 | 
2 | 
0 | 
0 | 
| T124 | 
0 | 
7 | 
0 | 
0 | 
| T126 | 
0 | 
15 | 
0 | 
0 |