Line Coverage for Module : 
prim_pulse_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Module : 
prim_pulse_sync
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
Branch Coverage for Module : 
prim_pulse_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Module : 
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1316572359 | 
428385 | 
0 | 
0 | 
| T1 | 
970807 | 
601 | 
0 | 
0 | 
| T2 | 
0 | 
1870 | 
0 | 
0 | 
| T3 | 
0 | 
238 | 
0 | 
0 | 
| T4 | 
362895 | 
160 | 
0 | 
0 | 
| T5 | 
133464 | 
90 | 
0 | 
0 | 
| T6 | 
738895 | 
810 | 
0 | 
0 | 
| T12 | 
0 | 
636 | 
0 | 
0 | 
| T13 | 
0 | 
768 | 
0 | 
0 | 
| T19 | 
16319 | 
0 | 
0 | 
0 | 
| T20 | 
6517 | 
0 | 
0 | 
0 | 
| T21 | 
27118 | 
0 | 
0 | 
0 | 
| T22 | 
7083 | 
0 | 
0 | 
0 | 
| T23 | 
16807 | 
0 | 
0 | 
0 | 
| T24 | 
23356 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
364 | 
0 | 
0 | 
| T33 | 
0 | 
214 | 
0 | 
0 | 
| T34 | 
0 | 
928 | 
0 | 
0 | 
| T35 | 
0 | 
160 | 
0 | 
0 | 
| T58 | 
11854 | 
1 | 
0 | 
0 | 
| T59 | 
9742 | 
4 | 
0 | 
0 | 
| T60 | 
13402 | 
1 | 
0 | 
0 | 
| T61 | 
5386 | 
1 | 
0 | 
0 | 
| T62 | 
38812 | 
1 | 
0 | 
0 | 
| T63 | 
23602 | 
1 | 
0 | 
0 | 
| T64 | 
5792 | 
3 | 
0 | 
0 | 
| T130 | 
7360 | 
2 | 
0 | 
0 | 
| T131 | 
10480 | 
3 | 
0 | 
0 | 
| T132 | 
4014 | 
0 | 
0 | 
0 | 
| T133 | 
3848 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1147113334 | 
423905 | 
0 | 
0 | 
| T1 | 
255327 | 
601 | 
0 | 
0 | 
| T2 | 
0 | 
1870 | 
0 | 
0 | 
| T3 | 
0 | 
238 | 
0 | 
0 | 
| T4 | 
157859 | 
160 | 
0 | 
0 | 
| T5 | 
34116 | 
90 | 
0 | 
0 | 
| T6 | 
423178 | 
810 | 
0 | 
0 | 
| T12 | 
0 | 
636 | 
0 | 
0 | 
| T13 | 
0 | 
514 | 
0 | 
0 | 
| T19 | 
5213 | 
0 | 
0 | 
0 | 
| T20 | 
3844 | 
0 | 
0 | 
0 | 
| T21 | 
8597 | 
0 | 
0 | 
0 | 
| T22 | 
4189 | 
0 | 
0 | 
0 | 
| T23 | 
5439 | 
0 | 
0 | 
0 | 
| T24 | 
6423 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
364 | 
0 | 
0 | 
| T33 | 
0 | 
214 | 
0 | 
0 | 
| T34 | 
0 | 
928 | 
0 | 
0 | 
| T35 | 
0 | 
160 | 
0 | 
0 | 
| T58 | 
56195 | 
1 | 
0 | 
0 | 
| T59 | 
65212 | 
4 | 
0 | 
0 | 
| T60 | 
23992 | 
1 | 
0 | 
0 | 
| T61 | 
5089 | 
1 | 
0 | 
0 | 
| T62 | 
17658 | 
1 | 
0 | 
0 | 
| T63 | 
21176 | 
1 | 
0 | 
0 | 
| T64 | 
10336 | 
3 | 
0 | 
0 | 
| T130 | 
12730 | 
2 | 
0 | 
0 | 
| T131 | 
9382 | 
3 | 
0 | 
0 | 
| T132 | 
3760 | 
0 | 
0 | 
0 | 
| T133 | 
36397 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
 | Total | Covered | Percent | 
| Conditions | 8 | 6 | 75.00 | 
| Logical | 8 | 6 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T59,T64,T62 | 
| 1 | 0 | Covered | T59,T64,T62 | 
| 1 | 1 | Not Covered |  | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T59,T64,T62 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T59,T64,T62 | 
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
22 | 
0 | 
0 | 
| T59 | 
4871 | 
1 | 
0 | 
0 | 
| T62 | 
19406 | 
2 | 
0 | 
0 | 
| T63 | 
11801 | 
1 | 
0 | 
0 | 
| T64 | 
2896 | 
1 | 
0 | 
0 | 
| T65 | 
7512 | 
2 | 
0 | 
0 | 
| T133 | 
3848 | 
1 | 
0 | 
0 | 
| T134 | 
7280 | 
1 | 
0 | 
0 | 
| T135 | 
4902 | 
2 | 
0 | 
0 | 
| T136 | 
12705 | 
1 | 
0 | 
0 | 
| T137 | 
10712 | 
2 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
76705095 | 
22 | 
0 | 
0 | 
| T59 | 
66816 | 
1 | 
0 | 
0 | 
| T62 | 
19406 | 
2 | 
0 | 
0 | 
| T63 | 
22656 | 
1 | 
0 | 
0 | 
| T64 | 
11123 | 
1 | 
0 | 
0 | 
| T65 | 
65561 | 
2 | 
0 | 
0 | 
| T133 | 
73893 | 
1 | 
0 | 
0 | 
| T134 | 
14871 | 
1 | 
0 | 
0 | 
| T135 | 
18822 | 
2 | 
0 | 
0 | 
| T136 | 
76231 | 
1 | 
0 | 
0 | 
| T137 | 
10386 | 
2 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
76705095 | 
10815 | 
0 | 
0 | 
| T1 | 
238412 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
101692 | 
32 | 
0 | 
0 | 
| T5 | 
32953 | 
6 | 
0 | 
0 | 
| T6 | 
145737 | 
30 | 
0 | 
0 | 
| T19 | 
4032 | 
0 | 
0 | 
0 | 
| T20 | 
1376 | 
0 | 
0 | 
0 | 
| T21 | 
6218 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
4274 | 
0 | 
0 | 
0 | 
| T24 | 
5955 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
32 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
10815 | 
0 | 
0 | 
| T1 | 
67056 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
65679 | 
32 | 
0 | 
0 | 
| T5 | 
8581 | 
6 | 
0 | 
0 | 
| T6 | 
174536 | 
30 | 
0 | 
0 | 
| T19 | 
1007 | 
0 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T24 | 
868 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
32 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
76705095 | 
16812 | 
0 | 
0 | 
| T1 | 
238412 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
101692 | 
64 | 
0 | 
0 | 
| T5 | 
32953 | 
6 | 
0 | 
0 | 
| T6 | 
145737 | 
30 | 
0 | 
0 | 
| T19 | 
4032 | 
0 | 
0 | 
0 | 
| T20 | 
1376 | 
0 | 
0 | 
0 | 
| T21 | 
6218 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
4274 | 
0 | 
0 | 
0 | 
| T24 | 
5955 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
64 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
16826 | 
0 | 
0 | 
| T1 | 
67056 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
65679 | 
64 | 
0 | 
0 | 
| T5 | 
8581 | 
6 | 
0 | 
0 | 
| T6 | 
174536 | 
30 | 
0 | 
0 | 
| T19 | 
1007 | 
0 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T24 | 
868 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
64 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
16795 | 
0 | 
0 | 
| T1 | 
67056 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
65679 | 
64 | 
0 | 
0 | 
| T5 | 
8581 | 
6 | 
0 | 
0 | 
| T6 | 
174536 | 
30 | 
0 | 
0 | 
| T19 | 
1007 | 
0 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T24 | 
868 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
64 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
76705095 | 
16814 | 
0 | 
0 | 
| T1 | 
238412 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
101692 | 
64 | 
0 | 
0 | 
| T5 | 
32953 | 
6 | 
0 | 
0 | 
| T6 | 
145737 | 
30 | 
0 | 
0 | 
| T19 | 
4032 | 
0 | 
0 | 
0 | 
| T20 | 
1376 | 
0 | 
0 | 
0 | 
| T21 | 
6218 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
4274 | 
0 | 
0 | 
0 | 
| T24 | 
5955 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
64 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
37423235 | 
10815 | 
0 | 
0 | 
| T1 | 
119139 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
25597 | 
32 | 
0 | 
0 | 
| T5 | 
16458 | 
6 | 
0 | 
0 | 
| T6 | 
72802 | 
30 | 
0 | 
0 | 
| T19 | 
2023 | 
0 | 
0 | 
0 | 
| T20 | 
662 | 
0 | 
0 | 
0 | 
| T21 | 
3677 | 
0 | 
0 | 
0 | 
| T22 | 
701 | 
0 | 
0 | 
0 | 
| T23 | 
2125 | 
0 | 
0 | 
0 | 
| T24 | 
2951 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
32 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
10815 | 
0 | 
0 | 
| T1 | 
67056 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
65679 | 
32 | 
0 | 
0 | 
| T5 | 
8581 | 
6 | 
0 | 
0 | 
| T6 | 
174536 | 
30 | 
0 | 
0 | 
| T19 | 
1007 | 
0 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T24 | 
868 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
32 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
37423235 | 
16836 | 
0 | 
0 | 
| T1 | 
119139 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
25597 | 
64 | 
0 | 
0 | 
| T5 | 
16458 | 
6 | 
0 | 
0 | 
| T6 | 
72802 | 
30 | 
0 | 
0 | 
| T19 | 
2023 | 
0 | 
0 | 
0 | 
| T20 | 
662 | 
0 | 
0 | 
0 | 
| T21 | 
3677 | 
0 | 
0 | 
0 | 
| T22 | 
701 | 
0 | 
0 | 
0 | 
| T23 | 
2125 | 
0 | 
0 | 
0 | 
| T24 | 
2951 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
64 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
16856 | 
0 | 
0 | 
| T1 | 
67056 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
65679 | 
64 | 
0 | 
0 | 
| T5 | 
8581 | 
6 | 
0 | 
0 | 
| T6 | 
174536 | 
30 | 
0 | 
0 | 
| T19 | 
1007 | 
0 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T24 | 
868 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
64 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
16829 | 
0 | 
0 | 
| T1 | 
67056 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
65679 | 
64 | 
0 | 
0 | 
| T5 | 
8581 | 
6 | 
0 | 
0 | 
| T6 | 
174536 | 
30 | 
0 | 
0 | 
| T19 | 
1007 | 
0 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T24 | 
868 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
64 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
37423235 | 
16839 | 
0 | 
0 | 
| T1 | 
119139 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
25597 | 
64 | 
0 | 
0 | 
| T5 | 
16458 | 
6 | 
0 | 
0 | 
| T6 | 
72802 | 
30 | 
0 | 
0 | 
| T19 | 
2023 | 
0 | 
0 | 
0 | 
| T20 | 
662 | 
0 | 
0 | 
0 | 
| T21 | 
3677 | 
0 | 
0 | 
0 | 
| T22 | 
701 | 
0 | 
0 | 
0 | 
| T23 | 
2125 | 
0 | 
0 | 
0 | 
| T24 | 
2951 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
64 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
18711252 | 
10815 | 
0 | 
0 | 
| T1 | 
59569 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
12799 | 
32 | 
0 | 
0 | 
| T5 | 
8229 | 
6 | 
0 | 
0 | 
| T6 | 
36401 | 
30 | 
0 | 
0 | 
| T19 | 
1011 | 
0 | 
0 | 
0 | 
| T20 | 
331 | 
0 | 
0 | 
0 | 
| T21 | 
1838 | 
0 | 
0 | 
0 | 
| T22 | 
350 | 
0 | 
0 | 
0 | 
| T23 | 
1062 | 
0 | 
0 | 
0 | 
| T24 | 
1476 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
32 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
10815 | 
0 | 
0 | 
| T1 | 
67056 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
65679 | 
32 | 
0 | 
0 | 
| T5 | 
8581 | 
6 | 
0 | 
0 | 
| T6 | 
174536 | 
30 | 
0 | 
0 | 
| T19 | 
1007 | 
0 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T24 | 
868 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
32 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
18711252 | 
16840 | 
0 | 
0 | 
| T1 | 
59569 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
12799 | 
64 | 
0 | 
0 | 
| T5 | 
8229 | 
6 | 
0 | 
0 | 
| T6 | 
36401 | 
30 | 
0 | 
0 | 
| T19 | 
1011 | 
0 | 
0 | 
0 | 
| T20 | 
331 | 
0 | 
0 | 
0 | 
| T21 | 
1838 | 
0 | 
0 | 
0 | 
| T22 | 
350 | 
0 | 
0 | 
0 | 
| T23 | 
1062 | 
0 | 
0 | 
0 | 
| T24 | 
1476 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
64 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
16867 | 
0 | 
0 | 
| T1 | 
67056 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
65679 | 
64 | 
0 | 
0 | 
| T5 | 
8581 | 
6 | 
0 | 
0 | 
| T6 | 
174536 | 
30 | 
0 | 
0 | 
| T19 | 
1007 | 
0 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T24 | 
868 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
64 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
16833 | 
0 | 
0 | 
| T1 | 
67056 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
65679 | 
64 | 
0 | 
0 | 
| T5 | 
8581 | 
6 | 
0 | 
0 | 
| T6 | 
174536 | 
30 | 
0 | 
0 | 
| T19 | 
1007 | 
0 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T24 | 
868 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
64 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
18711252 | 
16845 | 
0 | 
0 | 
| T1 | 
59569 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
12799 | 
64 | 
0 | 
0 | 
| T5 | 
8229 | 
6 | 
0 | 
0 | 
| T6 | 
36401 | 
30 | 
0 | 
0 | 
| T19 | 
1011 | 
0 | 
0 | 
0 | 
| T20 | 
331 | 
0 | 
0 | 
0 | 
| T21 | 
1838 | 
0 | 
0 | 
0 | 
| T22 | 
350 | 
0 | 
0 | 
0 | 
| T23 | 
1062 | 
0 | 
0 | 
0 | 
| T24 | 
1476 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
64 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
83958876 | 
10815 | 
0 | 
0 | 
| T1 | 
248353 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
105934 | 
32 | 
0 | 
0 | 
| T5 | 
34327 | 
6 | 
0 | 
0 | 
| T6 | 
163815 | 
30 | 
0 | 
0 | 
| T19 | 
4200 | 
0 | 
0 | 
0 | 
| T20 | 
1433 | 
0 | 
0 | 
0 | 
| T21 | 
6477 | 
0 | 
0 | 
0 | 
| T22 | 
1586 | 
0 | 
0 | 
0 | 
| T23 | 
4083 | 
0 | 
0 | 
0 | 
| T24 | 
6204 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
32 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
10815 | 
0 | 
0 | 
| T1 | 
67056 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
65679 | 
32 | 
0 | 
0 | 
| T5 | 
8581 | 
6 | 
0 | 
0 | 
| T6 | 
174536 | 
30 | 
0 | 
0 | 
| T19 | 
1007 | 
0 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T24 | 
868 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
32 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
83958876 | 
16788 | 
0 | 
0 | 
| T1 | 
248353 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
105934 | 
64 | 
0 | 
0 | 
| T5 | 
34327 | 
6 | 
0 | 
0 | 
| T6 | 
163815 | 
30 | 
0 | 
0 | 
| T19 | 
4200 | 
0 | 
0 | 
0 | 
| T20 | 
1433 | 
0 | 
0 | 
0 | 
| T21 | 
6477 | 
0 | 
0 | 
0 | 
| T22 | 
1586 | 
0 | 
0 | 
0 | 
| T23 | 
4083 | 
0 | 
0 | 
0 | 
| T24 | 
6204 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
64 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
16801 | 
0 | 
0 | 
| T1 | 
67056 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
65679 | 
64 | 
0 | 
0 | 
| T5 | 
8581 | 
6 | 
0 | 
0 | 
| T6 | 
174536 | 
30 | 
0 | 
0 | 
| T19 | 
1007 | 
0 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T24 | 
868 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
64 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
16770 | 
0 | 
0 | 
| T1 | 
67056 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
65679 | 
64 | 
0 | 
0 | 
| T5 | 
8581 | 
6 | 
0 | 
0 | 
| T6 | 
174536 | 
30 | 
0 | 
0 | 
| T19 | 
1007 | 
0 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T24 | 
868 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
64 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
83958876 | 
16793 | 
0 | 
0 | 
| T1 | 
248353 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
105934 | 
64 | 
0 | 
0 | 
| T5 | 
34327 | 
6 | 
0 | 
0 | 
| T6 | 
163815 | 
30 | 
0 | 
0 | 
| T19 | 
4200 | 
0 | 
0 | 
0 | 
| T20 | 
1433 | 
0 | 
0 | 
0 | 
| T21 | 
6477 | 
0 | 
0 | 
0 | 
| T22 | 
1586 | 
0 | 
0 | 
0 | 
| T23 | 
4083 | 
0 | 
0 | 
0 | 
| T24 | 
6204 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
64 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40391403 | 
10394 | 
0 | 
0 | 
| T1 | 
119211 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
50848 | 
16 | 
0 | 
0 | 
| T5 | 
16477 | 
6 | 
0 | 
0 | 
| T6 | 
72872 | 
30 | 
0 | 
0 | 
| T19 | 
2016 | 
0 | 
0 | 
0 | 
| T20 | 
688 | 
0 | 
0 | 
0 | 
| T21 | 
3109 | 
0 | 
0 | 
0 | 
| T22 | 
761 | 
0 | 
0 | 
0 | 
| T23 | 
1935 | 
0 | 
0 | 
0 | 
| T24 | 
2977 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
16 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
10815 | 
0 | 
0 | 
| T1 | 
67056 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
65679 | 
32 | 
0 | 
0 | 
| T5 | 
8581 | 
6 | 
0 | 
0 | 
| T6 | 
174536 | 
30 | 
0 | 
0 | 
| T19 | 
1007 | 
0 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T24 | 
868 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
32 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40391403 | 
16599 | 
0 | 
0 | 
| T1 | 
119211 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
50848 | 
48 | 
0 | 
0 | 
| T5 | 
16477 | 
6 | 
0 | 
0 | 
| T6 | 
72872 | 
30 | 
0 | 
0 | 
| T19 | 
2016 | 
0 | 
0 | 
0 | 
| T20 | 
688 | 
0 | 
0 | 
0 | 
| T21 | 
3109 | 
0 | 
0 | 
0 | 
| T22 | 
761 | 
0 | 
0 | 
0 | 
| T23 | 
1935 | 
0 | 
0 | 
0 | 
| T24 | 
2977 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
48 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
16811 | 
0 | 
0 | 
| T1 | 
67056 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
65679 | 
64 | 
0 | 
0 | 
| T5 | 
8581 | 
6 | 
0 | 
0 | 
| T6 | 
174536 | 
30 | 
0 | 
0 | 
| T19 | 
1007 | 
0 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T24 | 
868 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
64 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
16457 | 
0 | 
0 | 
| T1 | 
67056 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
65679 | 
48 | 
0 | 
0 | 
| T5 | 
8581 | 
6 | 
0 | 
0 | 
| T6 | 
174536 | 
30 | 
0 | 
0 | 
| T19 | 
1007 | 
0 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T24 | 
868 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
48 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40391403 | 
16647 | 
0 | 
0 | 
| T1 | 
119211 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
50848 | 
49 | 
0 | 
0 | 
| T5 | 
16477 | 
6 | 
0 | 
0 | 
| T6 | 
72872 | 
30 | 
0 | 
0 | 
| T19 | 
2016 | 
0 | 
0 | 
0 | 
| T20 | 
688 | 
0 | 
0 | 
0 | 
| T21 | 
3109 | 
0 | 
0 | 
0 | 
| T22 | 
761 | 
0 | 
0 | 
0 | 
| T23 | 
1935 | 
0 | 
0 | 
0 | 
| T24 | 
2977 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
54 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T58,T59,T64 | 
| 1 | 0 | Covered | T58,T59,T64 | 
| 1 | 1 | Covered | T138 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T58,T59,T64 | 
| 1 | 0 | Covered | T138 | 
| 1 | 1 | Covered | T58,T59,T64 | 
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
27 | 
0 | 
0 | 
| T58 | 
11854 | 
1 | 
0 | 
0 | 
| T59 | 
4871 | 
1 | 
0 | 
0 | 
| T62 | 
19406 | 
2 | 
0 | 
0 | 
| T63 | 
11801 | 
1 | 
0 | 
0 | 
| T64 | 
2896 | 
1 | 
0 | 
0 | 
| T65 | 
7512 | 
1 | 
0 | 
0 | 
| T133 | 
3848 | 
1 | 
0 | 
0 | 
| T134 | 
7280 | 
1 | 
0 | 
0 | 
| T135 | 
4902 | 
1 | 
0 | 
0 | 
| T139 | 
9267 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
76705095 | 
27 | 
0 | 
0 | 
| T58 | 
113793 | 
1 | 
0 | 
0 | 
| T59 | 
66816 | 
1 | 
0 | 
0 | 
| T62 | 
19406 | 
2 | 
0 | 
0 | 
| T63 | 
22656 | 
1 | 
0 | 
0 | 
| T64 | 
11123 | 
1 | 
0 | 
0 | 
| T65 | 
65561 | 
1 | 
0 | 
0 | 
| T133 | 
73893 | 
1 | 
0 | 
0 | 
| T134 | 
14871 | 
1 | 
0 | 
0 | 
| T135 | 
18822 | 
1 | 
0 | 
0 | 
| T139 | 
10225 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T60,T58,T61 | 
| 1 | 0 | Covered | T60,T58,T61 | 
| 1 | 1 | Covered | T59,T64,T131 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T60,T58,T61 | 
| 1 | 0 | Covered | T59,T64,T131 | 
| 1 | 1 | Covered | T60,T58,T61 | 
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
46 | 
0 | 
0 | 
| T58 | 
11854 | 
1 | 
0 | 
0 | 
| T59 | 
4871 | 
4 | 
0 | 
0 | 
| T60 | 
6701 | 
1 | 
0 | 
0 | 
| T61 | 
5386 | 
1 | 
0 | 
0 | 
| T62 | 
19406 | 
1 | 
0 | 
0 | 
| T63 | 
11801 | 
1 | 
0 | 
0 | 
| T64 | 
2896 | 
3 | 
0 | 
0 | 
| T130 | 
3680 | 
2 | 
0 | 
0 | 
| T131 | 
5240 | 
3 | 
0 | 
0 | 
| T133 | 
3848 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
37423235 | 
46 | 
0 | 
0 | 
| T58 | 
56195 | 
1 | 
0 | 
0 | 
| T59 | 
32606 | 
4 | 
0 | 
0 | 
| T60 | 
11996 | 
1 | 
0 | 
0 | 
| T61 | 
5089 | 
1 | 
0 | 
0 | 
| T62 | 
8829 | 
1 | 
0 | 
0 | 
| T63 | 
10588 | 
1 | 
0 | 
0 | 
| T64 | 
5168 | 
3 | 
0 | 
0 | 
| T130 | 
6365 | 
2 | 
0 | 
0 | 
| T131 | 
4691 | 
3 | 
0 | 
0 | 
| T133 | 
36397 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T60,T59,T64 | 
| 1 | 0 | Covered | T60,T59,T64 | 
| 1 | 1 | Covered | T59,T64,T131 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T60,T59,T64 | 
| 1 | 0 | Covered | T59,T64,T131 | 
| 1 | 1 | Covered | T60,T59,T64 | 
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
42 | 
0 | 
0 | 
| T59 | 
4871 | 
4 | 
0 | 
0 | 
| T60 | 
6701 | 
2 | 
0 | 
0 | 
| T62 | 
19406 | 
1 | 
0 | 
0 | 
| T63 | 
11801 | 
2 | 
0 | 
0 | 
| T64 | 
2896 | 
2 | 
0 | 
0 | 
| T65 | 
7512 | 
1 | 
0 | 
0 | 
| T68 | 
6920 | 
1 | 
0 | 
0 | 
| T130 | 
3680 | 
2 | 
0 | 
0 | 
| T131 | 
5240 | 
3 | 
0 | 
0 | 
| T132 | 
4014 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
37423235 | 
42 | 
0 | 
0 | 
| T59 | 
32606 | 
4 | 
0 | 
0 | 
| T60 | 
11996 | 
2 | 
0 | 
0 | 
| T62 | 
8829 | 
1 | 
0 | 
0 | 
| T63 | 
10588 | 
2 | 
0 | 
0 | 
| T64 | 
5168 | 
2 | 
0 | 
0 | 
| T65 | 
31720 | 
1 | 
0 | 
0 | 
| T68 | 
15841 | 
1 | 
0 | 
0 | 
| T130 | 
6365 | 
2 | 
0 | 
0 | 
| T131 | 
4691 | 
3 | 
0 | 
0 | 
| T132 | 
3760 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T58,T59,T64 | 
| 1 | 0 | Covered | T58,T59,T64 | 
| 1 | 1 | Covered | T140,T141,T138 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T58,T59,T64 | 
| 1 | 0 | Covered | T140,T141,T138 | 
| 1 | 1 | Covered | T58,T59,T64 | 
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
30 | 
0 | 
0 | 
| T58 | 
11854 | 
1 | 
0 | 
0 | 
| T59 | 
4871 | 
1 | 
0 | 
0 | 
| T64 | 
2896 | 
1 | 
0 | 
0 | 
| T137 | 
10712 | 
1 | 
0 | 
0 | 
| T140 | 
4117 | 
3 | 
0 | 
0 | 
| T141 | 
8751 | 
3 | 
0 | 
0 | 
| T142 | 
10763 | 
2 | 
0 | 
0 | 
| T143 | 
7964 | 
1 | 
0 | 
0 | 
| T144 | 
6110 | 
1 | 
0 | 
0 | 
| T145 | 
4653 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
18711252 | 
30 | 
0 | 
0 | 
| T58 | 
28097 | 
1 | 
0 | 
0 | 
| T59 | 
16305 | 
1 | 
0 | 
0 | 
| T64 | 
2584 | 
1 | 
0 | 
0 | 
| T137 | 
2112 | 
1 | 
0 | 
0 | 
| T140 | 
3915 | 
3 | 
0 | 
0 | 
| T141 | 
3796 | 
3 | 
0 | 
0 | 
| T142 | 
2097 | 
2 | 
0 | 
0 | 
| T143 | 
8972 | 
1 | 
0 | 
0 | 
| T144 | 
5431 | 
1 | 
0 | 
0 | 
| T145 | 
4216 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T57,T58,T61 | 
| 1 | 0 | Covered | T57,T58,T61 | 
| 1 | 1 | Covered | T140,T141,T146 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T57,T58,T61 | 
| 1 | 0 | Covered | T140,T141,T146 | 
| 1 | 1 | Covered | T57,T58,T61 | 
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
28 | 
0 | 
0 | 
| T57 | 
8721 | 
1 | 
0 | 
0 | 
| T58 | 
11854 | 
2 | 
0 | 
0 | 
| T61 | 
5386 | 
1 | 
0 | 
0 | 
| T65 | 
7512 | 
1 | 
0 | 
0 | 
| T132 | 
4014 | 
1 | 
0 | 
0 | 
| T137 | 
10712 | 
1 | 
0 | 
0 | 
| T140 | 
4117 | 
3 | 
0 | 
0 | 
| T141 | 
8751 | 
2 | 
0 | 
0 | 
| T142 | 
10763 | 
2 | 
0 | 
0 | 
| T144 | 
6110 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
18711252 | 
28 | 
0 | 
0 | 
| T57 | 
2050 | 
1 | 
0 | 
0 | 
| T58 | 
28097 | 
2 | 
0 | 
0 | 
| T61 | 
2543 | 
1 | 
0 | 
0 | 
| T65 | 
15860 | 
1 | 
0 | 
0 | 
| T132 | 
1881 | 
1 | 
0 | 
0 | 
| T137 | 
2112 | 
1 | 
0 | 
0 | 
| T140 | 
3915 | 
3 | 
0 | 
0 | 
| T141 | 
3796 | 
2 | 
0 | 
0 | 
| T142 | 
2097 | 
2 | 
0 | 
0 | 
| T144 | 
5431 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T59,T66,T67 | 
| 1 | 0 | Covered | T59,T66,T67 | 
| 1 | 1 | Covered | T59,T131,T135 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T59,T66,T67 | 
| 1 | 0 | Covered | T59,T131,T135 | 
| 1 | 1 | Covered | T59,T66,T67 | 
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
30 | 
0 | 
0 | 
| T59 | 
4871 | 
3 | 
0 | 
0 | 
| T63 | 
11801 | 
2 | 
0 | 
0 | 
| T65 | 
7512 | 
1 | 
0 | 
0 | 
| T66 | 
11854 | 
2 | 
0 | 
0 | 
| T67 | 
5397 | 
1 | 
0 | 
0 | 
| T130 | 
3680 | 
1 | 
0 | 
0 | 
| T131 | 
5240 | 
2 | 
0 | 
0 | 
| T134 | 
7280 | 
1 | 
0 | 
0 | 
| T135 | 
4902 | 
2 | 
0 | 
0 | 
| T142 | 
10763 | 
2 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
83958876 | 
30 | 
0 | 
0 | 
| T59 | 
69603 | 
3 | 
0 | 
0 | 
| T63 | 
23601 | 
2 | 
0 | 
0 | 
| T65 | 
68295 | 
1 | 
0 | 
0 | 
| T66 | 
45593 | 
2 | 
0 | 
0 | 
| T67 | 
11245 | 
1 | 
0 | 
0 | 
| T130 | 
14156 | 
1 | 
0 | 
0 | 
| T131 | 
10695 | 
2 | 
0 | 
0 | 
| T134 | 
15492 | 
1 | 
0 | 
0 | 
| T135 | 
19607 | 
2 | 
0 | 
0 | 
| T142 | 
10872 | 
2 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T57,T59,T66 | 
| 1 | 0 | Covered | T57,T59,T66 | 
| 1 | 1 | Covered | T59,T131,T133 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T57,T59,T66 | 
| 1 | 0 | Covered | T59,T131,T133 | 
| 1 | 1 | Covered | T57,T59,T66 | 
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
35 | 
0 | 
0 | 
| T57 | 
8721 | 
1 | 
0 | 
0 | 
| T59 | 
4871 | 
3 | 
0 | 
0 | 
| T63 | 
11801 | 
2 | 
0 | 
0 | 
| T66 | 
11854 | 
1 | 
0 | 
0 | 
| T67 | 
5397 | 
1 | 
0 | 
0 | 
| T131 | 
5240 | 
2 | 
0 | 
0 | 
| T133 | 
3848 | 
2 | 
0 | 
0 | 
| T134 | 
7280 | 
1 | 
0 | 
0 | 
| T135 | 
4902 | 
2 | 
0 | 
0 | 
| T142 | 
10763 | 
2 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
83958876 | 
35 | 
0 | 
0 | 
| T57 | 
9179 | 
1 | 
0 | 
0 | 
| T59 | 
69603 | 
3 | 
0 | 
0 | 
| T63 | 
23601 | 
2 | 
0 | 
0 | 
| T66 | 
45593 | 
1 | 
0 | 
0 | 
| T67 | 
11245 | 
1 | 
0 | 
0 | 
| T131 | 
10695 | 
2 | 
0 | 
0 | 
| T133 | 
76975 | 
2 | 
0 | 
0 | 
| T134 | 
15492 | 
1 | 
0 | 
0 | 
| T135 | 
19607 | 
2 | 
0 | 
0 | 
| T142 | 
10872 | 
2 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T59,T67,T68 | 
| 1 | 0 | Covered | T59,T67,T68 | 
| 1 | 1 | Covered | T135,T147,T146 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T59,T67,T68 | 
| 1 | 0 | Covered | T135,T147,T146 | 
| 1 | 1 | Covered | T59,T67,T68 | 
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
31 | 
0 | 
0 | 
| T59 | 
4871 | 
1 | 
0 | 
0 | 
| T63 | 
11801 | 
2 | 
0 | 
0 | 
| T67 | 
5397 | 
1 | 
0 | 
0 | 
| T68 | 
6920 | 
1 | 
0 | 
0 | 
| T131 | 
5240 | 
1 | 
0 | 
0 | 
| T135 | 
4902 | 
2 | 
0 | 
0 | 
| T137 | 
10712 | 
1 | 
0 | 
0 | 
| T142 | 
10763 | 
1 | 
0 | 
0 | 
| T143 | 
7964 | 
1 | 
0 | 
0 | 
| T148 | 
4239 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40391403 | 
31 | 
0 | 
0 | 
| T59 | 
33409 | 
1 | 
0 | 
0 | 
| T63 | 
11328 | 
2 | 
0 | 
0 | 
| T67 | 
5397 | 
1 | 
0 | 
0 | 
| T68 | 
16610 | 
1 | 
0 | 
0 | 
| T131 | 
5133 | 
1 | 
0 | 
0 | 
| T135 | 
9412 | 
2 | 
0 | 
0 | 
| T137 | 
5193 | 
1 | 
0 | 
0 | 
| T142 | 
5218 | 
1 | 
0 | 
0 | 
| T143 | 
19115 | 
1 | 
0 | 
0 | 
| T148 | 
4239 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T59,T67,T68 | 
| 1 | 0 | Covered | T59,T67,T68 | 
| 1 | 1 | Covered | T147,T149,T150 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T59,T67,T68 | 
| 1 | 0 | Covered | T147,T149,T150 | 
| 1 | 1 | Covered | T59,T67,T68 | 
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
32 | 
0 | 
0 | 
| T59 | 
4871 | 
1 | 
0 | 
0 | 
| T63 | 
11801 | 
2 | 
0 | 
0 | 
| T67 | 
5397 | 
1 | 
0 | 
0 | 
| T68 | 
6920 | 
1 | 
0 | 
0 | 
| T131 | 
5240 | 
1 | 
0 | 
0 | 
| T133 | 
3848 | 
1 | 
0 | 
0 | 
| T134 | 
7280 | 
1 | 
0 | 
0 | 
| T135 | 
4902 | 
2 | 
0 | 
0 | 
| T136 | 
12705 | 
1 | 
0 | 
0 | 
| T137 | 
10712 | 
2 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40391403 | 
32 | 
0 | 
0 | 
| T59 | 
33409 | 
1 | 
0 | 
0 | 
| T63 | 
11328 | 
2 | 
0 | 
0 | 
| T67 | 
5397 | 
1 | 
0 | 
0 | 
| T68 | 
16610 | 
1 | 
0 | 
0 | 
| T131 | 
5133 | 
1 | 
0 | 
0 | 
| T133 | 
36948 | 
1 | 
0 | 
0 | 
| T134 | 
7436 | 
1 | 
0 | 
0 | 
| T135 | 
9412 | 
2 | 
0 | 
0 | 
| T136 | 
38117 | 
1 | 
0 | 
0 | 
| T137 | 
5193 | 
2 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
Branch Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
73939315 | 
38875 | 
0 | 
0 | 
| T1 | 
238412 | 
121 | 
0 | 
0 | 
| T2 | 
0 | 
355 | 
0 | 
0 | 
| T3 | 
0 | 
43 | 
0 | 
0 | 
| T4 | 
101692 | 
0 | 
0 | 
0 | 
| T5 | 
32953 | 
18 | 
0 | 
0 | 
| T6 | 
145737 | 
174 | 
0 | 
0 | 
| T12 | 
0 | 
159 | 
0 | 
0 | 
| T13 | 
0 | 
180 | 
0 | 
0 | 
| T19 | 
4032 | 
0 | 
0 | 
0 | 
| T20 | 
1376 | 
0 | 
0 | 
0 | 
| T21 | 
6218 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
4274 | 
0 | 
0 | 
0 | 
| T24 | 
5955 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
76 | 
0 | 
0 | 
| T33 | 
0 | 
43 | 
0 | 
0 | 
| T34 | 
0 | 
196 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1191382 | 
37584 | 
0 | 
0 | 
| T1 | 
519 | 
121 | 
0 | 
0 | 
| T2 | 
0 | 
355 | 
0 | 
0 | 
| T3 | 
0 | 
43 | 
0 | 
0 | 
| T4 | 
226 | 
0 | 
0 | 
0 | 
| T5 | 
124 | 
18 | 
0 | 
0 | 
| T6 | 
320 | 
174 | 
0 | 
0 | 
| T12 | 
0 | 
159 | 
0 | 
0 | 
| T13 | 
0 | 
146 | 
0 | 
0 | 
| T19 | 
294 | 
0 | 
0 | 
0 | 
| T20 | 
100 | 
0 | 
0 | 
0 | 
| T21 | 
453 | 
0 | 
0 | 
0 | 
| T22 | 
111 | 
0 | 
0 | 
0 | 
| T23 | 
322 | 
0 | 
0 | 
0 | 
| T24 | 
434 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
76 | 
0 | 
0 | 
| T33 | 
0 | 
43 | 
0 | 
0 | 
| T34 | 
0 | 
196 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
Branch Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36083857 | 
38620 | 
0 | 
0 | 
| T1 | 
119139 | 
121 | 
0 | 
0 | 
| T2 | 
0 | 
355 | 
0 | 
0 | 
| T3 | 
0 | 
43 | 
0 | 
0 | 
| T4 | 
25597 | 
0 | 
0 | 
0 | 
| T5 | 
16458 | 
18 | 
0 | 
0 | 
| T6 | 
72802 | 
174 | 
0 | 
0 | 
| T12 | 
0 | 
159 | 
0 | 
0 | 
| T13 | 
0 | 
180 | 
0 | 
0 | 
| T19 | 
2023 | 
0 | 
0 | 
0 | 
| T20 | 
662 | 
0 | 
0 | 
0 | 
| T21 | 
3677 | 
0 | 
0 | 
0 | 
| T22 | 
701 | 
0 | 
0 | 
0 | 
| T23 | 
2125 | 
0 | 
0 | 
0 | 
| T24 | 
2951 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
76 | 
0 | 
0 | 
| T33 | 
0 | 
43 | 
0 | 
0 | 
| T34 | 
0 | 
196 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1191382 | 
37338 | 
0 | 
0 | 
| T1 | 
519 | 
121 | 
0 | 
0 | 
| T2 | 
0 | 
355 | 
0 | 
0 | 
| T3 | 
0 | 
43 | 
0 | 
0 | 
| T4 | 
226 | 
0 | 
0 | 
0 | 
| T5 | 
124 | 
18 | 
0 | 
0 | 
| T6 | 
320 | 
174 | 
0 | 
0 | 
| T12 | 
0 | 
159 | 
0 | 
0 | 
| T13 | 
0 | 
146 | 
0 | 
0 | 
| T19 | 
294 | 
0 | 
0 | 
0 | 
| T20 | 
100 | 
0 | 
0 | 
0 | 
| T21 | 
453 | 
0 | 
0 | 
0 | 
| T22 | 
111 | 
0 | 
0 | 
0 | 
| T23 | 
322 | 
0 | 
0 | 
0 | 
| T24 | 
434 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
76 | 
0 | 
0 | 
| T33 | 
0 | 
43 | 
0 | 
0 | 
| T34 | 
0 | 
196 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
Branch Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
18041556 | 
38267 | 
0 | 
0 | 
| T1 | 
59569 | 
121 | 
0 | 
0 | 
| T2 | 
0 | 
355 | 
0 | 
0 | 
| T3 | 
0 | 
43 | 
0 | 
0 | 
| T4 | 
12799 | 
0 | 
0 | 
0 | 
| T5 | 
8229 | 
18 | 
0 | 
0 | 
| T6 | 
36401 | 
174 | 
0 | 
0 | 
| T12 | 
0 | 
159 | 
0 | 
0 | 
| T13 | 
0 | 
179 | 
0 | 
0 | 
| T19 | 
1011 | 
0 | 
0 | 
0 | 
| T20 | 
331 | 
0 | 
0 | 
0 | 
| T21 | 
1838 | 
0 | 
0 | 
0 | 
| T22 | 
350 | 
0 | 
0 | 
0 | 
| T23 | 
1062 | 
0 | 
0 | 
0 | 
| T24 | 
1476 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
76 | 
0 | 
0 | 
| T33 | 
0 | 
43 | 
0 | 
0 | 
| T34 | 
0 | 
196 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1191382 | 
36993 | 
0 | 
0 | 
| T1 | 
519 | 
121 | 
0 | 
0 | 
| T2 | 
0 | 
355 | 
0 | 
0 | 
| T3 | 
0 | 
43 | 
0 | 
0 | 
| T4 | 
226 | 
0 | 
0 | 
0 | 
| T5 | 
124 | 
18 | 
0 | 
0 | 
| T6 | 
320 | 
174 | 
0 | 
0 | 
| T12 | 
0 | 
159 | 
0 | 
0 | 
| T13 | 
0 | 
146 | 
0 | 
0 | 
| T19 | 
294 | 
0 | 
0 | 
0 | 
| T20 | 
100 | 
0 | 
0 | 
0 | 
| T21 | 
453 | 
0 | 
0 | 
0 | 
| T22 | 
111 | 
0 | 
0 | 
0 | 
| T23 | 
322 | 
0 | 
0 | 
0 | 
| T24 | 
434 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
76 | 
0 | 
0 | 
| T33 | 
0 | 
43 | 
0 | 
0 | 
| T34 | 
0 | 
196 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
Branch Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
81077742 | 
45693 | 
0 | 
0 | 
| T1 | 
248353 | 
118 | 
0 | 
0 | 
| T2 | 
0 | 
487 | 
0 | 
0 | 
| T3 | 
0 | 
43 | 
0 | 
0 | 
| T4 | 
105934 | 
0 | 
0 | 
0 | 
| T5 | 
34327 | 
18 | 
0 | 
0 | 
| T6 | 
163815 | 
198 | 
0 | 
0 | 
| T12 | 
0 | 
159 | 
0 | 
0 | 
| T13 | 
0 | 
229 | 
0 | 
0 | 
| T19 | 
4200 | 
0 | 
0 | 
0 | 
| T20 | 
1433 | 
0 | 
0 | 
0 | 
| T21 | 
6477 | 
0 | 
0 | 
0 | 
| T22 | 
1586 | 
0 | 
0 | 
0 | 
| T23 | 
4083 | 
0 | 
0 | 
0 | 
| T24 | 
6204 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
100 | 
0 | 
0 | 
| T33 | 
0 | 
43 | 
0 | 
0 | 
| T34 | 
0 | 
232 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1305917 | 
44763 | 
0 | 
0 | 
| T1 | 
519 | 
118 | 
0 | 
0 | 
| T2 | 
0 | 
487 | 
0 | 
0 | 
| T3 | 
0 | 
43 | 
0 | 
0 | 
| T4 | 
226 | 
0 | 
0 | 
0 | 
| T5 | 
124 | 
18 | 
0 | 
0 | 
| T6 | 
344 | 
198 | 
0 | 
0 | 
| T12 | 
0 | 
159 | 
0 | 
0 | 
| T13 | 
0 | 
76 | 
0 | 
0 | 
| T19 | 
294 | 
0 | 
0 | 
0 | 
| T20 | 
100 | 
0 | 
0 | 
0 | 
| T21 | 
453 | 
0 | 
0 | 
0 | 
| T22 | 
111 | 
0 | 
0 | 
0 | 
| T23 | 
322 | 
0 | 
0 | 
0 | 
| T24 | 
434 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
100 | 
0 | 
0 | 
| T33 | 
0 | 
43 | 
0 | 
0 | 
| T34 | 
0 | 
232 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T7,T8,T9 | 
| 0 | 1 | Covered | T5,T6,T1 | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
Branch Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
39008487 | 
45394 | 
0 | 
0 | 
| T1 | 
119211 | 
104 | 
0 | 
0 | 
| T2 | 
0 | 
463 | 
0 | 
0 | 
| T3 | 
0 | 
43 | 
0 | 
0 | 
| T4 | 
50848 | 
0 | 
0 | 
0 | 
| T5 | 
16477 | 
17 | 
0 | 
0 | 
| T6 | 
72872 | 
174 | 
0 | 
0 | 
| T12 | 
0 | 
159 | 
0 | 
0 | 
| T13 | 
0 | 
214 | 
0 | 
0 | 
| T19 | 
2016 | 
0 | 
0 | 
0 | 
| T20 | 
688 | 
0 | 
0 | 
0 | 
| T21 | 
3109 | 
0 | 
0 | 
0 | 
| T22 | 
761 | 
0 | 
0 | 
0 | 
| T23 | 
1935 | 
0 | 
0 | 
0 | 
| T24 | 
2977 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
76 | 
0 | 
0 | 
| T33 | 
0 | 
43 | 
0 | 
0 | 
| T34 | 
0 | 
280 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1302568 | 
44730 | 
0 | 
0 | 
| T1 | 
519 | 
104 | 
0 | 
0 | 
| T2 | 
0 | 
463 | 
0 | 
0 | 
| T3 | 
0 | 
43 | 
0 | 
0 | 
| T4 | 
226 | 
0 | 
0 | 
0 | 
| T5 | 
124 | 
17 | 
0 | 
0 | 
| T6 | 
320 | 
174 | 
0 | 
0 | 
| T12 | 
0 | 
159 | 
0 | 
0 | 
| T13 | 
0 | 
214 | 
0 | 
0 | 
| T19 | 
294 | 
0 | 
0 | 
0 | 
| T20 | 
100 | 
0 | 
0 | 
0 | 
| T21 | 
453 | 
0 | 
0 | 
0 | 
| T22 | 
111 | 
0 | 
0 | 
0 | 
| T23 | 
322 | 
0 | 
0 | 
0 | 
| T24 | 
434 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
76 | 
0 | 
0 | 
| T33 | 
0 | 
43 | 
0 | 
0 | 
| T34 | 
0 | 
280 | 
0 | 
0 |