Line Coverage for Module : 
prim_sync_reqack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Module : 
prim_sync_reqack
 | Total | Covered | Percent | 
| Conditions | 6 | 3 | 50.00 | 
| Logical | 6 | 3 | 50.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T7,T8,T9 | 
| 1 | 1 | Covered | T7,T8,T9 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T7,T8,T9 | 
Branch Coverage for Module : 
prim_sync_reqack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T7,T8,T9 | 
| EVEN  | 
0 | 
- | 
Covered | 
T7,T8,T9 | 
| ODD  | 
- | 
1 | 
Covered | 
T7,T8,T9 | 
| ODD  | 
- | 
0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T7,T8,T9 | 
| EVEN  | 
0 | 
- | 
Covered | 
T7,T8,T9 | 
| ODD  | 
- | 
1 | 
Covered | 
T7,T8,T9 | 
| ODD  | 
- | 
0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Module : 
prim_sync_reqack
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
612953057 | 
1495794 | 
0 | 
0 | 
| T1 | 
1455244 | 
373 | 
0 | 
0 | 
| T2 | 
432873 | 
43 | 
0 | 
0 | 
| T3 | 
0 | 
15 | 
0 | 
0 | 
| T4 | 
656790 | 
0 | 
0 | 
0 | 
| T5 | 
168511 | 
78 | 
0 | 
0 | 
| T6 | 
1713379 | 
210 | 
0 | 
0 | 
| T7 | 
63164 | 
917 | 
0 | 
0 | 
| T8 | 
469840 | 
6465 | 
0 | 
0 | 
| T9 | 
26525 | 
374 | 
0 | 
0 | 
| T12 | 
0 | 
51 | 
0 | 
0 | 
| T13 | 
0 | 
7 | 
0 | 
0 | 
| T14 | 
0 | 
29 | 
0 | 
0 | 
| T15 | 
0 | 
50 | 
0 | 
0 | 
| T16 | 
0 | 
72 | 
0 | 
0 | 
| T17 | 
0 | 
24 | 
0 | 
0 | 
| T18 | 
0 | 
70 | 
0 | 
0 | 
| T19 | 
10070 | 
0 | 
0 | 
0 | 
| T20 | 
13910 | 
0 | 
0 | 
0 | 
| T21 | 
15540 | 
0 | 
0 | 
0 | 
| T22 | 
15220 | 
0 | 
0 | 
0 | 
| T23 | 
10130 | 
0 | 
0 | 
0 | 
| T24 | 
8680 | 
0 | 
0 | 
0 | 
| T25 | 
4038 | 
0 | 
0 | 
0 | 
| T26 | 
9116 | 
120 | 
0 | 
0 | 
| T27 | 
26516 | 
384 | 
0 | 
0 | 
| T28 | 
8089 | 
119 | 
0 | 
0 | 
| T29 | 
13742 | 
188 | 
0 | 
0 | 
| T30 | 
0 | 
4 | 
0 | 
0 | 
| T31 | 
0 | 
24 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
512004233 | 
59203 | 
0 | 
0 | 
| T1 | 
1569368 | 
248 | 
0 | 
0 | 
| T2 | 
1350378 | 
590 | 
0 | 
0 | 
| T3 | 
0 | 
125 | 
0 | 
0 | 
| T4 | 
593740 | 
137 | 
0 | 
0 | 
| T5 | 
141379 | 
38 | 
0 | 
0 | 
| T6 | 
637301 | 
150 | 
0 | 
0 | 
| T12 | 
0 | 
65 | 
0 | 
0 | 
| T13 | 
0 | 
10 | 
0 | 
0 | 
| T14 | 
0 | 
32 | 
0 | 
0 | 
| T15 | 
0 | 
57 | 
0 | 
0 | 
| T16 | 
0 | 
87 | 
0 | 
0 | 
| T17 | 
0 | 
32 | 
0 | 
0 | 
| T18 | 
0 | 
70 | 
0 | 
0 | 
| T19 | 
26564 | 
0 | 
0 | 
0 | 
| T20 | 
8980 | 
0 | 
0 | 
0 | 
| T21 | 
42638 | 
0 | 
0 | 
0 | 
| T22 | 
9840 | 
0 | 
0 | 
0 | 
| T23 | 
26958 | 
0 | 
0 | 
0 | 
| T24 | 
39126 | 
0 | 
0 | 
0 | 
| T25 | 
3010 | 
0 | 
0 | 
0 | 
| T30 | 
0 | 
4 | 
0 | 
0 | 
| T31 | 
0 | 
24 | 
0 | 
0 | 
| T32 | 
0 | 
60 | 
0 | 
0 | 
| T33 | 
0 | 
84 | 
0 | 
0 | 
| T34 | 
0 | 
180 | 
0 | 
0 | 
| T35 | 
0 | 
143 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_io_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_io_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Total | Covered | Percent | 
| Conditions | 3 | 3 | 100.00 | 
| Logical | 3 | 3 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T7,T8,T9 | 
| 1 | 1 | Covered | T7,T8,T9 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T7,T8,T9 | 
Branch Coverage for Instance : tb.dut.u_io_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T7,T8,T9 | 
| EVEN  | 
0 | 
- | 
Covered | 
T7,T8,T9 | 
| ODD  | 
- | 
1 | 
Covered | 
T7,T8,T9 | 
| ODD  | 
- | 
0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T7,T8,T9 | 
| EVEN  | 
0 | 
- | 
Covered | 
T7,T8,T9 | 
| ODD  | 
- | 
1 | 
Covered | 
T7,T8,T9 | 
| ODD  | 
- | 
0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_io_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
73939315 | 
288728 | 
0 | 
0 | 
| T1 | 
238412 | 
112 | 
0 | 
0 | 
| T5 | 
32953 | 
25 | 
0 | 
0 | 
| T6 | 
145737 | 
70 | 
0 | 
0 | 
| T7 | 
19210 | 
310 | 
0 | 
0 | 
| T8 | 
143716 | 
2199 | 
0 | 
0 | 
| T9 | 
8074 | 
127 | 
0 | 
0 | 
| T26 | 
2797 | 
41 | 
0 | 
0 | 
| T27 | 
8061 | 
130 | 
0 | 
0 | 
| T28 | 
2554 | 
40 | 
0 | 
0 | 
| T29 | 
4134 | 
64 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1332683 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Total | Covered | Percent | 
| Conditions | 3 | 3 | 100.00 | 
| Logical | 3 | 3 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T7,T8,T9 | 
| 1 | 1 | Covered | T7,T8,T9 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T7,T8,T9 | 
Branch Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T7,T8,T9 | 
| EVEN  | 
0 | 
- | 
Covered | 
T7,T8,T9 | 
| ODD  | 
- | 
1 | 
Covered | 
T7,T8,T9 | 
| ODD  | 
- | 
0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T7,T8,T9 | 
| EVEN  | 
0 | 
- | 
Covered | 
T7,T8,T9 | 
| ODD  | 
- | 
1 | 
Covered | 
T7,T8,T9 | 
| ODD  | 
- | 
0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36083857 | 
288650 | 
0 | 
0 | 
| T1 | 
119139 | 
112 | 
0 | 
0 | 
| T5 | 
16458 | 
25 | 
0 | 
0 | 
| T6 | 
72802 | 
70 | 
0 | 
0 | 
| T7 | 
9558 | 
310 | 
0 | 
0 | 
| T8 | 
69699 | 
2198 | 
0 | 
0 | 
| T9 | 
4002 | 
127 | 
0 | 
0 | 
| T26 | 
1338 | 
41 | 
0 | 
0 | 
| T27 | 
4018 | 
130 | 
0 | 
0 | 
| T28 | 
1231 | 
40 | 
0 | 
0 | 
| T29 | 
2156 | 
64 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1332683 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Total | Covered | Percent | 
| Conditions | 3 | 3 | 100.00 | 
| Logical | 3 | 3 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T7,T8,T9 | 
| 1 | 1 | Covered | T7,T8,T9 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T7,T8,T9 | 
Branch Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T7,T8,T9 | 
| EVEN  | 
0 | 
- | 
Covered | 
T7,T8,T9 | 
| ODD  | 
- | 
1 | 
Covered | 
T7,T8,T9 | 
| ODD  | 
- | 
0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T7,T8,T9 | 
| EVEN  | 
0 | 
- | 
Covered | 
T7,T8,T9 | 
| ODD  | 
- | 
1 | 
Covered | 
T7,T8,T9 | 
| ODD  | 
- | 
0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
18041556 | 
276240 | 
0 | 
0 | 
| T1 | 
59569 | 
112 | 
0 | 
0 | 
| T5 | 
8229 | 
24 | 
0 | 
0 | 
| T6 | 
36401 | 
70 | 
0 | 
0 | 
| T7 | 
4779 | 
297 | 
0 | 
0 | 
| T8 | 
34855 | 
2068 | 
0 | 
0 | 
| T9 | 
2001 | 
120 | 
0 | 
0 | 
| T26 | 
669 | 
38 | 
0 | 
0 | 
| T27 | 
2009 | 
124 | 
0 | 
0 | 
| T28 | 
615 | 
39 | 
0 | 
0 | 
| T29 | 
1078 | 
60 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1332683 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_main_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_main_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Total | Covered | Percent | 
| Conditions | 3 | 3 | 100.00 | 
| Logical | 3 | 3 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T7,T8,T9 | 
| 1 | 1 | Covered | T7,T8,T9 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T7,T8,T9 | 
Branch Coverage for Instance : tb.dut.u_main_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T7,T8,T9 | 
| EVEN  | 
0 | 
- | 
Covered | 
T7,T8,T9 | 
| ODD  | 
- | 
1 | 
Covered | 
T7,T8,T9 | 
| ODD  | 
- | 
0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T7,T8,T9 | 
| EVEN  | 
0 | 
- | 
Covered | 
T7,T8,T9 | 
| ODD  | 
- | 
1 | 
Covered | 
T7,T8,T9 | 
| ODD  | 
- | 
0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_main_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
81077742 | 
290260 | 
0 | 
0 | 
| T1 | 
248353 | 
112 | 
0 | 
0 | 
| T5 | 
34327 | 
25 | 
0 | 
0 | 
| T6 | 
163815 | 
76 | 
0 | 
0 | 
| T7 | 
20011 | 
310 | 
0 | 
0 | 
| T8 | 
149709 | 
2201 | 
0 | 
0 | 
| T9 | 
8411 | 
127 | 
0 | 
0 | 
| T26 | 
2914 | 
41 | 
0 | 
0 | 
| T27 | 
8398 | 
130 | 
0 | 
0 | 
| T28 | 
2504 | 
38 | 
0 | 
0 | 
| T29 | 
4307 | 
64 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1332683 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_usb_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_usb_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Total | Covered | Percent | 
| Conditions | 3 | 3 | 100.00 | 
| Logical | 3 | 3 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T7,T8,T9 | 
| 1 | 1 | Covered | T7,T8,T9 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T7,T8,T9 | 
Branch Coverage for Instance : tb.dut.u_usb_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T7,T8,T9 | 
| EVEN  | 
0 | 
- | 
Covered | 
T7,T8,T9 | 
| ODD  | 
- | 
1 | 
Covered | 
T7,T8,T9 | 
| ODD  | 
- | 
0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T7,T8,T9 | 
| EVEN  | 
0 | 
- | 
Covered | 
T7,T8,T9 | 
| ODD  | 
- | 
1 | 
Covered | 
T7,T8,T9 | 
| ODD  | 
- | 
0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_usb_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
39008487 | 
290313 | 
0 | 
0 | 
| T1 | 
119211 | 
112 | 
0 | 
0 | 
| T5 | 
16477 | 
25 | 
0 | 
0 | 
| T6 | 
72872 | 
70 | 
0 | 
0 | 
| T7 | 
9606 | 
310 | 
0 | 
0 | 
| T8 | 
71861 | 
2198 | 
0 | 
0 | 
| T9 | 
4037 | 
127 | 
0 | 
0 | 
| T26 | 
1398 | 
41 | 
0 | 
0 | 
| T27 | 
4030 | 
130 | 
0 | 
0 | 
| T28 | 
1185 | 
38 | 
0 | 
0 | 
| T29 | 
2067 | 
64 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1332683 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T5,T6,T1 | 
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T1 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T1 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T6,T1 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T1 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T1 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T1 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T6,T1 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T1 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
11273 | 
0 | 
0 | 
| T1 | 
67056 | 
43 | 
0 | 
0 | 
| T2 | 
0 | 
114 | 
0 | 
0 | 
| T3 | 
0 | 
26 | 
0 | 
0 | 
| T4 | 
65679 | 
32 | 
0 | 
0 | 
| T5 | 
8581 | 
6 | 
0 | 
0 | 
| T6 | 
174536 | 
30 | 
0 | 
0 | 
| T19 | 
1007 | 
0 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T24 | 
868 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
32 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
76705095 | 
10815 | 
0 | 
0 | 
| T1 | 
238412 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
101692 | 
32 | 
0 | 
0 | 
| T5 | 
32953 | 
6 | 
0 | 
0 | 
| T6 | 
145737 | 
30 | 
0 | 
0 | 
| T19 | 
4032 | 
0 | 
0 | 
0 | 
| T20 | 
1376 | 
0 | 
0 | 
0 | 
| T21 | 
6218 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
4274 | 
0 | 
0 | 
0 | 
| T24 | 
5955 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
32 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T5,T6,T1 | 
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T1 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T1 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T6,T1 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T1 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T1 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T1 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T6,T1 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T1 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
11273 | 
0 | 
0 | 
| T1 | 
67056 | 
43 | 
0 | 
0 | 
| T2 | 
0 | 
114 | 
0 | 
0 | 
| T3 | 
0 | 
26 | 
0 | 
0 | 
| T4 | 
65679 | 
32 | 
0 | 
0 | 
| T5 | 
8581 | 
6 | 
0 | 
0 | 
| T6 | 
174536 | 
30 | 
0 | 
0 | 
| T19 | 
1007 | 
0 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T24 | 
868 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
32 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
37423235 | 
10812 | 
0 | 
0 | 
| T1 | 
119139 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
25597 | 
32 | 
0 | 
0 | 
| T5 | 
16458 | 
6 | 
0 | 
0 | 
| T6 | 
72802 | 
30 | 
0 | 
0 | 
| T19 | 
2023 | 
0 | 
0 | 
0 | 
| T20 | 
662 | 
0 | 
0 | 
0 | 
| T21 | 
3677 | 
0 | 
0 | 
0 | 
| T22 | 
701 | 
0 | 
0 | 
0 | 
| T23 | 
2125 | 
0 | 
0 | 
0 | 
| T24 | 
2951 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
32 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T5,T6,T1 | 
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T1 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T1 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T6,T1 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T1 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T1 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T1 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T6,T1 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T1 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
11273 | 
0 | 
0 | 
| T1 | 
67056 | 
43 | 
0 | 
0 | 
| T2 | 
0 | 
114 | 
0 | 
0 | 
| T3 | 
0 | 
26 | 
0 | 
0 | 
| T4 | 
65679 | 
32 | 
0 | 
0 | 
| T5 | 
8581 | 
6 | 
0 | 
0 | 
| T6 | 
174536 | 
30 | 
0 | 
0 | 
| T19 | 
1007 | 
0 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T24 | 
868 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
32 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
18711252 | 
10782 | 
0 | 
0 | 
| T1 | 
59569 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
12799 | 
28 | 
0 | 
0 | 
| T5 | 
8229 | 
6 | 
0 | 
0 | 
| T6 | 
36401 | 
30 | 
0 | 
0 | 
| T19 | 
1011 | 
0 | 
0 | 
0 | 
| T20 | 
331 | 
0 | 
0 | 
0 | 
| T21 | 
1838 | 
0 | 
0 | 
0 | 
| T22 | 
350 | 
0 | 
0 | 
0 | 
| T23 | 
1062 | 
0 | 
0 | 
0 | 
| T24 | 
1476 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
31 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T5,T6,T1 | 
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T1 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T1 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T6,T1 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T1 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T1 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T1 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T6,T1 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T1 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
11273 | 
0 | 
0 | 
| T1 | 
67056 | 
43 | 
0 | 
0 | 
| T2 | 
0 | 
114 | 
0 | 
0 | 
| T3 | 
0 | 
26 | 
0 | 
0 | 
| T4 | 
65679 | 
32 | 
0 | 
0 | 
| T5 | 
8581 | 
6 | 
0 | 
0 | 
| T6 | 
174536 | 
30 | 
0 | 
0 | 
| T19 | 
1007 | 
0 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T24 | 
868 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
32 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
83958876 | 
10815 | 
0 | 
0 | 
| T1 | 
248353 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
105934 | 
32 | 
0 | 
0 | 
| T5 | 
34327 | 
6 | 
0 | 
0 | 
| T6 | 
163815 | 
30 | 
0 | 
0 | 
| T19 | 
4200 | 
0 | 
0 | 
0 | 
| T20 | 
1433 | 
0 | 
0 | 
0 | 
| T21 | 
6477 | 
0 | 
0 | 
0 | 
| T22 | 
1586 | 
0 | 
0 | 
0 | 
| T23 | 
4083 | 
0 | 
0 | 
0 | 
| T24 | 
6204 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
32 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T5,T6,T1 | 
| 1 | 1 | Covered | T5,T6,T1 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T5,T6,T1 | 
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T1 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T1 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T6,T1 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T1 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T1 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T1 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T6,T1 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T1 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36936112 | 
10787 | 
0 | 
0 | 
| T1 | 
67056 | 
43 | 
0 | 
0 | 
| T2 | 
0 | 
114 | 
0 | 
0 | 
| T3 | 
0 | 
26 | 
0 | 
0 | 
| T4 | 
65679 | 
16 | 
0 | 
0 | 
| T5 | 
8581 | 
6 | 
0 | 
0 | 
| T6 | 
174536 | 
30 | 
0 | 
0 | 
| T19 | 
1007 | 
0 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T24 | 
868 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
16 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40391403 | 
10255 | 
0 | 
0 | 
| T1 | 
119211 | 
40 | 
0 | 
0 | 
| T2 | 
0 | 
106 | 
0 | 
0 | 
| T3 | 
0 | 
22 | 
0 | 
0 | 
| T4 | 
50848 | 
13 | 
0 | 
0 | 
| T5 | 
16477 | 
6 | 
0 | 
0 | 
| T6 | 
72872 | 
30 | 
0 | 
0 | 
| T19 | 
2016 | 
0 | 
0 | 
0 | 
| T20 | 
688 | 
0 | 
0 | 
0 | 
| T21 | 
3109 | 
0 | 
0 | 
0 | 
| T22 | 
761 | 
0 | 
0 | 
0 | 
| T23 | 
1935 | 
0 | 
0 | 
0 | 
| T24 | 
2977 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
12 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
| T34 | 
0 | 
36 | 
0 | 
0 | 
| T35 | 
0 | 
16 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_io_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_io_meas.u_err_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_io_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T1,T2,T3 | 
| EVEN  | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| ODD  | 
- | 
1 | 
Covered | 
T1,T2,T3 | 
| ODD  | 
- | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T1,T2,T3 | 
| EVEN  | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| ODD  | 
- | 
1 | 
Covered | 
T1,T2,T3 | 
| ODD  | 
- | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_io_meas.u_err_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36024308 | 
1192 | 
0 | 
0 | 
| T1 | 
67056 | 
18 | 
0 | 
0 | 
| T2 | 
144291 | 
10 | 
0 | 
0 | 
| T3 | 
0 | 
4 | 
0 | 
0 | 
| T4 | 
65679 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
14 | 
0 | 
0 | 
| T13 | 
0 | 
4 | 
0 | 
0 | 
| T14 | 
0 | 
11 | 
0 | 
0 | 
| T15 | 
0 | 
13 | 
0 | 
0 | 
| T16 | 
0 | 
12 | 
0 | 
0 | 
| T17 | 
0 | 
6 | 
0 | 
0 | 
| T18 | 
0 | 
14 | 
0 | 
0 | 
| T19 | 
1007 | 
0 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T24 | 
868 | 
0 | 
0 | 
0 | 
| T25 | 
1346 | 
0 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
73939315 | 
1192 | 
0 | 
0 | 
| T1 | 
238412 | 
18 | 
0 | 
0 | 
| T2 | 
560507 | 
10 | 
0 | 
0 | 
| T3 | 
0 | 
4 | 
0 | 
0 | 
| T4 | 
101692 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
14 | 
0 | 
0 | 
| T13 | 
0 | 
4 | 
0 | 
0 | 
| T14 | 
0 | 
11 | 
0 | 
0 | 
| T15 | 
0 | 
13 | 
0 | 
0 | 
| T16 | 
0 | 
12 | 
0 | 
0 | 
| T17 | 
0 | 
6 | 
0 | 
0 | 
| T18 | 
0 | 
14 | 
0 | 
0 | 
| T19 | 
4032 | 
0 | 
0 | 
0 | 
| T20 | 
1376 | 
0 | 
0 | 
0 | 
| T21 | 
6218 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
4274 | 
0 | 
0 | 
0 | 
| T24 | 
5955 | 
0 | 
0 | 
0 | 
| T25 | 
1317 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_io_div2_meas.u_err_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T5,T1,T2 | 
| 1 | 1 | Covered | T5,T1,T2 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T5,T1,T2 | 
Branch Coverage for Instance : tb.dut.u_io_div2_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T1,T2 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T1,T2 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T1,T2 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T1,T2 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T1,T2 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T1,T2 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T1,T2 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T1,T2 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_err_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36024308 | 
1207 | 
0 | 
0 | 
| T1 | 
67056 | 
9 | 
0 | 
0 | 
| T2 | 
0 | 
6 | 
0 | 
0 | 
| T3 | 
0 | 
7 | 
0 | 
0 | 
| T4 | 
65679 | 
0 | 
0 | 
0 | 
| T5 | 
8581 | 
4 | 
0 | 
0 | 
| T6 | 
174536 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
18 | 
0 | 
0 | 
| T14 | 
0 | 
11 | 
0 | 
0 | 
| T15 | 
0 | 
11 | 
0 | 
0 | 
| T16 | 
0 | 
30 | 
0 | 
0 | 
| T17 | 
0 | 
8 | 
0 | 
0 | 
| T18 | 
0 | 
17 | 
0 | 
0 | 
| T19 | 
1007 | 
0 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T24 | 
868 | 
0 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36083857 | 
1207 | 
0 | 
0 | 
| T1 | 
119139 | 
9 | 
0 | 
0 | 
| T2 | 
0 | 
6 | 
0 | 
0 | 
| T3 | 
0 | 
7 | 
0 | 
0 | 
| T4 | 
25597 | 
0 | 
0 | 
0 | 
| T5 | 
16458 | 
4 | 
0 | 
0 | 
| T6 | 
72802 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
18 | 
0 | 
0 | 
| T14 | 
0 | 
11 | 
0 | 
0 | 
| T15 | 
0 | 
11 | 
0 | 
0 | 
| T16 | 
0 | 
30 | 
0 | 
0 | 
| T17 | 
0 | 
8 | 
0 | 
0 | 
| T18 | 
0 | 
17 | 
0 | 
0 | 
| T19 | 
2023 | 
0 | 
0 | 
0 | 
| T20 | 
662 | 
0 | 
0 | 
0 | 
| T21 | 
3677 | 
0 | 
0 | 
0 | 
| T22 | 
701 | 
0 | 
0 | 
0 | 
| T23 | 
2125 | 
0 | 
0 | 
0 | 
| T24 | 
2951 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_io_div4_meas.u_err_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_io_div4_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T1,T2,T3 | 
| EVEN  | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| ODD  | 
- | 
1 | 
Covered | 
T1,T2,T3 | 
| ODD  | 
- | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T1,T2,T3 | 
| EVEN  | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| ODD  | 
- | 
1 | 
Covered | 
T1,T2,T3 | 
| ODD  | 
- | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_err_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36024308 | 
1177 | 
0 | 
0 | 
| T1 | 
67056 | 
5 | 
0 | 
0 | 
| T2 | 
144291 | 
12 | 
0 | 
0 | 
| T3 | 
0 | 
4 | 
0 | 
0 | 
| T4 | 
65679 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
12 | 
0 | 
0 | 
| T13 | 
0 | 
3 | 
0 | 
0 | 
| T15 | 
0 | 
12 | 
0 | 
0 | 
| T16 | 
0 | 
18 | 
0 | 
0 | 
| T17 | 
0 | 
3 | 
0 | 
0 | 
| T18 | 
0 | 
20 | 
0 | 
0 | 
| T19 | 
1007 | 
0 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T24 | 
868 | 
0 | 
0 | 
0 | 
| T25 | 
1346 | 
0 | 
0 | 
0 | 
| T31 | 
0 | 
3 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
18041556 | 
1177 | 
0 | 
0 | 
| T1 | 
59569 | 
5 | 
0 | 
0 | 
| T2 | 
139991 | 
12 | 
0 | 
0 | 
| T3 | 
0 | 
4 | 
0 | 
0 | 
| T4 | 
12799 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
12 | 
0 | 
0 | 
| T13 | 
0 | 
3 | 
0 | 
0 | 
| T15 | 
0 | 
12 | 
0 | 
0 | 
| T16 | 
0 | 
18 | 
0 | 
0 | 
| T17 | 
0 | 
3 | 
0 | 
0 | 
| T18 | 
0 | 
20 | 
0 | 
0 | 
| T19 | 
1011 | 
0 | 
0 | 
0 | 
| T20 | 
331 | 
0 | 
0 | 
0 | 
| T21 | 
1838 | 
0 | 
0 | 
0 | 
| T22 | 
350 | 
0 | 
0 | 
0 | 
| T23 | 
1062 | 
0 | 
0 | 
0 | 
| T24 | 
1476 | 
0 | 
0 | 
0 | 
| T25 | 
320 | 
0 | 
0 | 
0 | 
| T31 | 
0 | 
3 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_main_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_main_meas.u_err_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T12 | 
| 1 | 1 | Covered | T1,T2,T12 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T1,T2,T12 | 
Branch Coverage for Instance : tb.dut.u_main_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T1,T2,T12 | 
| EVEN  | 
0 | 
- | 
Covered | 
T1,T2,T12 | 
| ODD  | 
- | 
1 | 
Covered | 
T1,T2,T12 | 
| ODD  | 
- | 
0 | 
Covered | 
T1,T2,T12 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T1,T2,T12 | 
| EVEN  | 
0 | 
- | 
Covered | 
T1,T2,T12 | 
| ODD  | 
- | 
1 | 
Covered | 
T1,T2,T12 | 
| ODD  | 
- | 
0 | 
Covered | 
T1,T2,T12 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_main_meas.u_err_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36024308 | 
1113 | 
0 | 
0 | 
| T1 | 
67056 | 
5 | 
0 | 
0 | 
| T2 | 
144291 | 
15 | 
0 | 
0 | 
| T4 | 
65679 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
7 | 
0 | 
0 | 
| T14 | 
0 | 
7 | 
0 | 
0 | 
| T15 | 
0 | 
14 | 
0 | 
0 | 
| T16 | 
0 | 
12 | 
0 | 
0 | 
| T17 | 
0 | 
7 | 
0 | 
0 | 
| T18 | 
0 | 
19 | 
0 | 
0 | 
| T19 | 
1007 | 
0 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T24 | 
868 | 
0 | 
0 | 
0 | 
| T25 | 
1346 | 
0 | 
0 | 
0 | 
| T30 | 
0 | 
4 | 
0 | 
0 | 
| T31 | 
0 | 
21 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
81077742 | 
1113 | 
0 | 
0 | 
| T1 | 
248353 | 
5 | 
0 | 
0 | 
| T2 | 
649880 | 
15 | 
0 | 
0 | 
| T4 | 
105934 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
7 | 
0 | 
0 | 
| T14 | 
0 | 
7 | 
0 | 
0 | 
| T15 | 
0 | 
14 | 
0 | 
0 | 
| T16 | 
0 | 
12 | 
0 | 
0 | 
| T17 | 
0 | 
7 | 
0 | 
0 | 
| T18 | 
0 | 
19 | 
0 | 
0 | 
| T19 | 
4200 | 
0 | 
0 | 
0 | 
| T20 | 
1433 | 
0 | 
0 | 
0 | 
| T21 | 
6477 | 
0 | 
0 | 
0 | 
| T22 | 
1586 | 
0 | 
0 | 
0 | 
| T23 | 
4083 | 
0 | 
0 | 
0 | 
| T24 | 
6204 | 
0 | 
0 | 
0 | 
| T25 | 
1373 | 
0 | 
0 | 
0 | 
| T30 | 
0 | 
4 | 
0 | 
0 | 
| T31 | 
0 | 
21 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_usb_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_usb_meas.u_err_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T5,T1,T2 | 
| 1 | 1 | Covered | T5,T1,T2 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T5,T1,T2 | 
Branch Coverage for Instance : tb.dut.u_usb_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T1,T2 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T1,T2 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T1,T2 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T1,T2 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T1,T2 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T1,T2 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T1,T2 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T1,T2 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T7,T8,T9 | 
| 0 | 
Covered | 
T7,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_usb_meas.u_err_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
36024308 | 
1035 | 
0 | 
0 | 
| T1 | 
67056 | 
11 | 
0 | 
0 | 
| T2 | 
0 | 
17 | 
0 | 
0 | 
| T4 | 
65679 | 
0 | 
0 | 
0 | 
| T5 | 
8581 | 
4 | 
0 | 
0 | 
| T6 | 
174536 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
14 | 
0 | 
0 | 
| T13 | 
0 | 
3 | 
0 | 
0 | 
| T14 | 
0 | 
3 | 
0 | 
0 | 
| T15 | 
0 | 
7 | 
0 | 
0 | 
| T16 | 
0 | 
15 | 
0 | 
0 | 
| T17 | 
0 | 
8 | 
0 | 
0 | 
| T19 | 
1007 | 
0 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
1554 | 
0 | 
0 | 
0 | 
| T22 | 
1522 | 
0 | 
0 | 
0 | 
| T23 | 
1013 | 
0 | 
0 | 
0 | 
| T24 | 
868 | 
0 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
39008487 | 
1035 | 
0 | 
0 | 
| T1 | 
119211 | 
11 | 
0 | 
0 | 
| T2 | 
0 | 
17 | 
0 | 
0 | 
| T4 | 
50848 | 
0 | 
0 | 
0 | 
| T5 | 
16477 | 
4 | 
0 | 
0 | 
| T6 | 
72872 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
14 | 
0 | 
0 | 
| T13 | 
0 | 
3 | 
0 | 
0 | 
| T14 | 
0 | 
3 | 
0 | 
0 | 
| T15 | 
0 | 
7 | 
0 | 
0 | 
| T16 | 
0 | 
15 | 
0 | 
0 | 
| T17 | 
0 | 
8 | 
0 | 
0 | 
| T19 | 
2016 | 
0 | 
0 | 
0 | 
| T20 | 
688 | 
0 | 
0 | 
0 | 
| T21 | 
3109 | 
0 | 
0 | 
0 | 
| T22 | 
761 | 
0 | 
0 | 
0 | 
| T23 | 
1935 | 
0 | 
0 | 
0 | 
| T24 | 
2977 | 
0 | 
0 | 
0 | 
| T33 | 
0 | 
14 | 
0 | 
0 |