Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T8 |
28 |
28 |
0 |
0 |
T9 |
28 |
28 |
0 |
0 |
T26 |
28 |
28 |
0 |
0 |
T27 |
28 |
28 |
0 |
0 |
T28 |
28 |
28 |
0 |
0 |
T29 |
28 |
28 |
0 |
0 |
T30 |
28 |
28 |
0 |
0 |
T31 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1718396544 |
1639314362 |
0 |
0 |
T5 |
451144 |
263576 |
0 |
0 |
T6 |
17569038 |
17518219 |
0 |
0 |
T8 |
122610 |
120879 |
0 |
0 |
T9 |
57654 |
53606 |
0 |
0 |
T26 |
85169 |
82129 |
0 |
0 |
T27 |
72652 |
70243 |
0 |
0 |
T28 |
56318 |
54342 |
0 |
0 |
T29 |
138314 |
136583 |
0 |
0 |
T30 |
48131 |
44826 |
0 |
0 |
T31 |
59101 |
55802 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
236314176 |
221728440 |
0 |
14490 |
T5 |
70776 |
36846 |
0 |
18 |
T6 |
4281966 |
4269114 |
0 |
18 |
T8 |
11730 |
11526 |
0 |
18 |
T9 |
13212 |
12180 |
0 |
18 |
T26 |
8406 |
8040 |
0 |
18 |
T27 |
11118 |
10692 |
0 |
18 |
T28 |
12762 |
12258 |
0 |
18 |
T29 |
13212 |
13008 |
0 |
18 |
T30 |
10284 |
9468 |
0 |
18 |
T31 |
5682 |
5304 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
557622851 |
530740981 |
0 |
16905 |
T5 |
141737 |
75822 |
0 |
21 |
T6 |
4534103 |
4519192 |
0 |
21 |
T8 |
42717 |
42009 |
0 |
21 |
T9 |
15327 |
14130 |
0 |
21 |
T26 |
29551 |
28293 |
0 |
21 |
T27 |
22846 |
21995 |
0 |
21 |
T28 |
15127 |
14532 |
0 |
21 |
T29 |
48111 |
47403 |
0 |
21 |
T30 |
13313 |
12262 |
0 |
21 |
T31 |
20692 |
19360 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
557622851 |
134853 |
0 |
0 |
T5 |
141737 |
273 |
0 |
0 |
T6 |
4534103 |
1222 |
0 |
0 |
T7 |
0 |
113 |
0 |
0 |
T8 |
42717 |
172 |
0 |
0 |
T9 |
15327 |
208 |
0 |
0 |
T26 |
29551 |
93 |
0 |
0 |
T27 |
22846 |
16 |
0 |
0 |
T28 |
15127 |
16 |
0 |
0 |
T29 |
48111 |
268 |
0 |
0 |
T30 |
13313 |
20 |
0 |
0 |
T31 |
20692 |
12 |
0 |
0 |
T32 |
0 |
71 |
0 |
0 |
T77 |
0 |
75 |
0 |
0 |
T82 |
0 |
10 |
0 |
0 |
T83 |
0 |
104 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
924459517 |
886753513 |
0 |
0 |
T5 |
238631 |
150674 |
0 |
0 |
T6 |
8752969 |
8729484 |
0 |
0 |
T8 |
68163 |
67305 |
0 |
0 |
T9 |
29115 |
27257 |
0 |
0 |
T26 |
47212 |
45757 |
0 |
0 |
T27 |
38688 |
37517 |
0 |
0 |
T28 |
28429 |
27513 |
0 |
0 |
T29 |
76991 |
76133 |
0 |
0 |
T30 |
24534 |
23057 |
0 |
0 |
T31 |
32727 |
31099 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88028435 |
83845885 |
0 |
0 |
T5 |
19849 |
12294 |
0 |
0 |
T6 |
564137 |
562111 |
0 |
0 |
T8 |
7511 |
7390 |
0 |
0 |
T9 |
2115 |
1953 |
0 |
0 |
T26 |
5177 |
4960 |
0 |
0 |
T27 |
3704 |
3570 |
0 |
0 |
T28 |
2105 |
2025 |
0 |
0 |
T29 |
8459 |
8338 |
0 |
0 |
T30 |
1913 |
1765 |
0 |
0 |
T31 |
3638 |
3407 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88028435 |
83838937 |
0 |
2415 |
T5 |
19849 |
12276 |
0 |
3 |
T6 |
564137 |
562078 |
0 |
3 |
T8 |
7511 |
7387 |
0 |
3 |
T9 |
2115 |
1950 |
0 |
3 |
T26 |
5177 |
4957 |
0 |
3 |
T27 |
3704 |
3567 |
0 |
3 |
T28 |
2105 |
2022 |
0 |
3 |
T29 |
8459 |
8335 |
0 |
3 |
T30 |
1913 |
1762 |
0 |
3 |
T31 |
3638 |
3404 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88028435 |
19176 |
0 |
0 |
T5 |
19849 |
26 |
0 |
0 |
T6 |
564137 |
245 |
0 |
0 |
T7 |
0 |
53 |
0 |
0 |
T8 |
7511 |
49 |
0 |
0 |
T9 |
2115 |
68 |
0 |
0 |
T26 |
5177 |
19 |
0 |
0 |
T27 |
3704 |
0 |
0 |
0 |
T28 |
2105 |
0 |
0 |
0 |
T29 |
8459 |
105 |
0 |
0 |
T30 |
1913 |
0 |
0 |
0 |
T31 |
3638 |
0 |
0 |
0 |
T77 |
0 |
24 |
0 |
0 |
T82 |
0 |
4 |
0 |
0 |
T83 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
36961817 |
0 |
0 |
T5 |
11796 |
6159 |
0 |
0 |
T6 |
713661 |
711552 |
0 |
0 |
T8 |
1955 |
1924 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
1401 |
1343 |
0 |
0 |
T27 |
1853 |
1785 |
0 |
0 |
T28 |
2127 |
2046 |
0 |
0 |
T29 |
2202 |
2171 |
0 |
0 |
T30 |
1714 |
1581 |
0 |
0 |
T31 |
947 |
887 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
36961817 |
0 |
0 |
T5 |
11796 |
6159 |
0 |
0 |
T6 |
713661 |
711552 |
0 |
0 |
T8 |
1955 |
1924 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
1401 |
1343 |
0 |
0 |
T27 |
1853 |
1785 |
0 |
0 |
T28 |
2127 |
2046 |
0 |
0 |
T29 |
2202 |
2171 |
0 |
0 |
T30 |
1714 |
1581 |
0 |
0 |
T31 |
947 |
887 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
36961817 |
0 |
0 |
T5 |
11796 |
6159 |
0 |
0 |
T6 |
713661 |
711552 |
0 |
0 |
T8 |
1955 |
1924 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
1401 |
1343 |
0 |
0 |
T27 |
1853 |
1785 |
0 |
0 |
T28 |
2127 |
2046 |
0 |
0 |
T29 |
2202 |
2171 |
0 |
0 |
T30 |
1714 |
1581 |
0 |
0 |
T31 |
947 |
887 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
36961817 |
0 |
0 |
T5 |
11796 |
6159 |
0 |
0 |
T6 |
713661 |
711552 |
0 |
0 |
T8 |
1955 |
1924 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
1401 |
1343 |
0 |
0 |
T27 |
1853 |
1785 |
0 |
0 |
T28 |
2127 |
2046 |
0 |
0 |
T29 |
2202 |
2171 |
0 |
0 |
T30 |
1714 |
1581 |
0 |
0 |
T31 |
947 |
887 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
36961817 |
0 |
0 |
T5 |
11796 |
6159 |
0 |
0 |
T6 |
713661 |
711552 |
0 |
0 |
T8 |
1955 |
1924 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
1401 |
1343 |
0 |
0 |
T27 |
1853 |
1785 |
0 |
0 |
T28 |
2127 |
2046 |
0 |
0 |
T29 |
2202 |
2171 |
0 |
0 |
T30 |
1714 |
1581 |
0 |
0 |
T31 |
947 |
887 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
36954740 |
0 |
2415 |
T5 |
11796 |
6141 |
0 |
3 |
T6 |
713661 |
711519 |
0 |
3 |
T8 |
1955 |
1921 |
0 |
3 |
T9 |
2202 |
2030 |
0 |
3 |
T26 |
1401 |
1340 |
0 |
3 |
T27 |
1853 |
1782 |
0 |
3 |
T28 |
2127 |
2043 |
0 |
3 |
T29 |
2202 |
2168 |
0 |
3 |
T30 |
1714 |
1578 |
0 |
3 |
T31 |
947 |
884 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
11572 |
0 |
0 |
T5 |
11796 |
16 |
0 |
0 |
T6 |
713661 |
162 |
0 |
0 |
T7 |
0 |
26 |
0 |
0 |
T8 |
1955 |
3 |
0 |
0 |
T9 |
2202 |
39 |
0 |
0 |
T26 |
1401 |
25 |
0 |
0 |
T27 |
1853 |
0 |
0 |
0 |
T28 |
2127 |
0 |
0 |
0 |
T29 |
2202 |
45 |
0 |
0 |
T30 |
1714 |
0 |
0 |
0 |
T31 |
947 |
0 |
0 |
0 |
T77 |
0 |
27 |
0 |
0 |
T82 |
0 |
6 |
0 |
0 |
T83 |
0 |
24 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
36961817 |
0 |
0 |
T5 |
11796 |
6159 |
0 |
0 |
T6 |
713661 |
711552 |
0 |
0 |
T8 |
1955 |
1924 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
1401 |
1343 |
0 |
0 |
T27 |
1853 |
1785 |
0 |
0 |
T28 |
2127 |
2046 |
0 |
0 |
T29 |
2202 |
2171 |
0 |
0 |
T30 |
1714 |
1581 |
0 |
0 |
T31 |
947 |
887 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
36954740 |
0 |
2415 |
T5 |
11796 |
6141 |
0 |
3 |
T6 |
713661 |
711519 |
0 |
3 |
T8 |
1955 |
1921 |
0 |
3 |
T9 |
2202 |
2030 |
0 |
3 |
T26 |
1401 |
1340 |
0 |
3 |
T27 |
1853 |
1782 |
0 |
3 |
T28 |
2127 |
2043 |
0 |
3 |
T29 |
2202 |
2168 |
0 |
3 |
T30 |
1714 |
1578 |
0 |
3 |
T31 |
947 |
884 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
13411 |
0 |
0 |
T5 |
11796 |
23 |
0 |
0 |
T6 |
713661 |
171 |
0 |
0 |
T7 |
0 |
34 |
0 |
0 |
T8 |
1955 |
48 |
0 |
0 |
T9 |
2202 |
36 |
0 |
0 |
T26 |
1401 |
23 |
0 |
0 |
T27 |
1853 |
0 |
0 |
0 |
T28 |
2127 |
0 |
0 |
0 |
T29 |
2202 |
38 |
0 |
0 |
T30 |
1714 |
0 |
0 |
0 |
T31 |
947 |
0 |
0 |
0 |
T32 |
0 |
71 |
0 |
0 |
T77 |
0 |
24 |
0 |
0 |
T83 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97705756 |
95483418 |
0 |
0 |
T5 |
24574 |
21291 |
0 |
0 |
T6 |
635661 |
634684 |
0 |
0 |
T8 |
7824 |
7755 |
0 |
0 |
T9 |
2202 |
2133 |
0 |
0 |
T26 |
5393 |
5310 |
0 |
0 |
T27 |
3859 |
3776 |
0 |
0 |
T28 |
2192 |
2152 |
0 |
0 |
T29 |
8812 |
8743 |
0 |
0 |
T30 |
1993 |
1967 |
0 |
0 |
T31 |
3790 |
3664 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97705756 |
95483418 |
0 |
0 |
T5 |
24574 |
21291 |
0 |
0 |
T6 |
635661 |
634684 |
0 |
0 |
T8 |
7824 |
7755 |
0 |
0 |
T9 |
2202 |
2133 |
0 |
0 |
T26 |
5393 |
5310 |
0 |
0 |
T27 |
3859 |
3776 |
0 |
0 |
T28 |
2192 |
2152 |
0 |
0 |
T29 |
8812 |
8743 |
0 |
0 |
T30 |
1993 |
1967 |
0 |
0 |
T31 |
3790 |
3664 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88028435 |
85959732 |
0 |
0 |
T5 |
19849 |
17533 |
0 |
0 |
T6 |
564137 |
563191 |
0 |
0 |
T8 |
7511 |
7445 |
0 |
0 |
T9 |
2115 |
2049 |
0 |
0 |
T26 |
5177 |
5097 |
0 |
0 |
T27 |
3704 |
3624 |
0 |
0 |
T28 |
2105 |
2066 |
0 |
0 |
T29 |
8459 |
8393 |
0 |
0 |
T30 |
1913 |
1888 |
0 |
0 |
T31 |
3638 |
3517 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88028435 |
85959732 |
0 |
0 |
T5 |
19849 |
17533 |
0 |
0 |
T6 |
564137 |
563191 |
0 |
0 |
T8 |
7511 |
7445 |
0 |
0 |
T9 |
2115 |
2049 |
0 |
0 |
T26 |
5177 |
5097 |
0 |
0 |
T27 |
3704 |
3624 |
0 |
0 |
T28 |
2105 |
2066 |
0 |
0 |
T29 |
8459 |
8393 |
0 |
0 |
T30 |
1913 |
1888 |
0 |
0 |
T31 |
3638 |
3517 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
43200033 |
43200033 |
0 |
0 |
T5 |
8894 |
8894 |
0 |
0 |
T6 |
282297 |
282297 |
0 |
0 |
T8 |
4032 |
4032 |
0 |
0 |
T9 |
1148 |
1148 |
0 |
0 |
T26 |
2718 |
2718 |
0 |
0 |
T27 |
1812 |
1812 |
0 |
0 |
T28 |
1033 |
1033 |
0 |
0 |
T29 |
4688 |
4688 |
0 |
0 |
T30 |
944 |
944 |
0 |
0 |
T31 |
1759 |
1759 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
43200033 |
43200033 |
0 |
0 |
T5 |
8894 |
8894 |
0 |
0 |
T6 |
282297 |
282297 |
0 |
0 |
T8 |
4032 |
4032 |
0 |
0 |
T9 |
1148 |
1148 |
0 |
0 |
T26 |
2718 |
2718 |
0 |
0 |
T27 |
1812 |
1812 |
0 |
0 |
T28 |
1033 |
1033 |
0 |
0 |
T29 |
4688 |
4688 |
0 |
0 |
T30 |
944 |
944 |
0 |
0 |
T31 |
1759 |
1759 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21599568 |
21599568 |
0 |
0 |
T5 |
4446 |
4446 |
0 |
0 |
T6 |
141141 |
141141 |
0 |
0 |
T8 |
2015 |
2015 |
0 |
0 |
T9 |
573 |
573 |
0 |
0 |
T26 |
1357 |
1357 |
0 |
0 |
T27 |
906 |
906 |
0 |
0 |
T28 |
517 |
517 |
0 |
0 |
T29 |
2342 |
2342 |
0 |
0 |
T30 |
472 |
472 |
0 |
0 |
T31 |
879 |
879 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21599568 |
21599568 |
0 |
0 |
T5 |
4446 |
4446 |
0 |
0 |
T6 |
141141 |
141141 |
0 |
0 |
T8 |
2015 |
2015 |
0 |
0 |
T9 |
573 |
573 |
0 |
0 |
T26 |
1357 |
1357 |
0 |
0 |
T27 |
906 |
906 |
0 |
0 |
T28 |
517 |
517 |
0 |
0 |
T29 |
2342 |
2342 |
0 |
0 |
T30 |
472 |
472 |
0 |
0 |
T31 |
879 |
879 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
46788525 |
45719432 |
0 |
0 |
T5 |
11796 |
10220 |
0 |
0 |
T6 |
305123 |
304651 |
0 |
0 |
T8 |
3755 |
3722 |
0 |
0 |
T9 |
1057 |
1024 |
0 |
0 |
T26 |
2589 |
2549 |
0 |
0 |
T27 |
1853 |
1813 |
0 |
0 |
T28 |
1052 |
1033 |
0 |
0 |
T29 |
4230 |
4197 |
0 |
0 |
T30 |
956 |
944 |
0 |
0 |
T31 |
1819 |
1758 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
46788525 |
45719432 |
0 |
0 |
T5 |
11796 |
10220 |
0 |
0 |
T6 |
305123 |
304651 |
0 |
0 |
T8 |
3755 |
3722 |
0 |
0 |
T9 |
1057 |
1024 |
0 |
0 |
T26 |
2589 |
2549 |
0 |
0 |
T27 |
1853 |
1813 |
0 |
0 |
T28 |
1052 |
1033 |
0 |
0 |
T29 |
4230 |
4197 |
0 |
0 |
T30 |
956 |
944 |
0 |
0 |
T31 |
1819 |
1758 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
36961817 |
0 |
0 |
T5 |
11796 |
6159 |
0 |
0 |
T6 |
713661 |
711552 |
0 |
0 |
T8 |
1955 |
1924 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
1401 |
1343 |
0 |
0 |
T27 |
1853 |
1785 |
0 |
0 |
T28 |
2127 |
2046 |
0 |
0 |
T29 |
2202 |
2171 |
0 |
0 |
T30 |
1714 |
1581 |
0 |
0 |
T31 |
947 |
887 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
36954740 |
0 |
2415 |
T5 |
11796 |
6141 |
0 |
3 |
T6 |
713661 |
711519 |
0 |
3 |
T8 |
1955 |
1921 |
0 |
3 |
T9 |
2202 |
2030 |
0 |
3 |
T26 |
1401 |
1340 |
0 |
3 |
T27 |
1853 |
1782 |
0 |
3 |
T28 |
2127 |
2043 |
0 |
3 |
T29 |
2202 |
2168 |
0 |
3 |
T30 |
1714 |
1578 |
0 |
3 |
T31 |
947 |
884 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
36961817 |
0 |
0 |
T5 |
11796 |
6159 |
0 |
0 |
T6 |
713661 |
711552 |
0 |
0 |
T8 |
1955 |
1924 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
1401 |
1343 |
0 |
0 |
T27 |
1853 |
1785 |
0 |
0 |
T28 |
2127 |
2046 |
0 |
0 |
T29 |
2202 |
2171 |
0 |
0 |
T30 |
1714 |
1581 |
0 |
0 |
T31 |
947 |
887 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
36954740 |
0 |
2415 |
T5 |
11796 |
6141 |
0 |
3 |
T6 |
713661 |
711519 |
0 |
3 |
T8 |
1955 |
1921 |
0 |
3 |
T9 |
2202 |
2030 |
0 |
3 |
T26 |
1401 |
1340 |
0 |
3 |
T27 |
1853 |
1782 |
0 |
3 |
T28 |
2127 |
2043 |
0 |
3 |
T29 |
2202 |
2168 |
0 |
3 |
T30 |
1714 |
1578 |
0 |
3 |
T31 |
947 |
884 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
36961817 |
0 |
0 |
T5 |
11796 |
6159 |
0 |
0 |
T6 |
713661 |
711552 |
0 |
0 |
T8 |
1955 |
1924 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
1401 |
1343 |
0 |
0 |
T27 |
1853 |
1785 |
0 |
0 |
T28 |
2127 |
2046 |
0 |
0 |
T29 |
2202 |
2171 |
0 |
0 |
T30 |
1714 |
1581 |
0 |
0 |
T31 |
947 |
887 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
36954740 |
0 |
2415 |
T5 |
11796 |
6141 |
0 |
3 |
T6 |
713661 |
711519 |
0 |
3 |
T8 |
1955 |
1921 |
0 |
3 |
T9 |
2202 |
2030 |
0 |
3 |
T26 |
1401 |
1340 |
0 |
3 |
T27 |
1853 |
1782 |
0 |
3 |
T28 |
2127 |
2043 |
0 |
3 |
T29 |
2202 |
2168 |
0 |
3 |
T30 |
1714 |
1578 |
0 |
3 |
T31 |
947 |
884 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
36961817 |
0 |
0 |
T5 |
11796 |
6159 |
0 |
0 |
T6 |
713661 |
711552 |
0 |
0 |
T8 |
1955 |
1924 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
1401 |
1343 |
0 |
0 |
T27 |
1853 |
1785 |
0 |
0 |
T28 |
2127 |
2046 |
0 |
0 |
T29 |
2202 |
2171 |
0 |
0 |
T30 |
1714 |
1581 |
0 |
0 |
T31 |
947 |
887 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
36954740 |
0 |
2415 |
T5 |
11796 |
6141 |
0 |
3 |
T6 |
713661 |
711519 |
0 |
3 |
T8 |
1955 |
1921 |
0 |
3 |
T9 |
2202 |
2030 |
0 |
3 |
T26 |
1401 |
1340 |
0 |
3 |
T27 |
1853 |
1782 |
0 |
3 |
T28 |
2127 |
2043 |
0 |
3 |
T29 |
2202 |
2168 |
0 |
3 |
T30 |
1714 |
1578 |
0 |
3 |
T31 |
947 |
884 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
36961817 |
0 |
0 |
T5 |
11796 |
6159 |
0 |
0 |
T6 |
713661 |
711552 |
0 |
0 |
T8 |
1955 |
1924 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
1401 |
1343 |
0 |
0 |
T27 |
1853 |
1785 |
0 |
0 |
T28 |
2127 |
2046 |
0 |
0 |
T29 |
2202 |
2171 |
0 |
0 |
T30 |
1714 |
1581 |
0 |
0 |
T31 |
947 |
887 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
36954740 |
0 |
2415 |
T5 |
11796 |
6141 |
0 |
3 |
T6 |
713661 |
711519 |
0 |
3 |
T8 |
1955 |
1921 |
0 |
3 |
T9 |
2202 |
2030 |
0 |
3 |
T26 |
1401 |
1340 |
0 |
3 |
T27 |
1853 |
1782 |
0 |
3 |
T28 |
2127 |
2043 |
0 |
3 |
T29 |
2202 |
2168 |
0 |
3 |
T30 |
1714 |
1578 |
0 |
3 |
T31 |
947 |
884 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
36961817 |
0 |
0 |
T5 |
11796 |
6159 |
0 |
0 |
T6 |
713661 |
711552 |
0 |
0 |
T8 |
1955 |
1924 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
1401 |
1343 |
0 |
0 |
T27 |
1853 |
1785 |
0 |
0 |
T28 |
2127 |
2046 |
0 |
0 |
T29 |
2202 |
2171 |
0 |
0 |
T30 |
1714 |
1581 |
0 |
0 |
T31 |
947 |
887 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
36954740 |
0 |
2415 |
T5 |
11796 |
6141 |
0 |
3 |
T6 |
713661 |
711519 |
0 |
3 |
T8 |
1955 |
1921 |
0 |
3 |
T9 |
2202 |
2030 |
0 |
3 |
T26 |
1401 |
1340 |
0 |
3 |
T27 |
1853 |
1782 |
0 |
3 |
T28 |
2127 |
2043 |
0 |
3 |
T29 |
2202 |
2168 |
0 |
3 |
T30 |
1714 |
1578 |
0 |
3 |
T31 |
947 |
884 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
36961817 |
0 |
0 |
T5 |
11796 |
6159 |
0 |
0 |
T6 |
713661 |
711552 |
0 |
0 |
T8 |
1955 |
1924 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
1401 |
1343 |
0 |
0 |
T27 |
1853 |
1785 |
0 |
0 |
T28 |
2127 |
2046 |
0 |
0 |
T29 |
2202 |
2171 |
0 |
0 |
T30 |
1714 |
1581 |
0 |
0 |
T31 |
947 |
887 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
36961817 |
0 |
0 |
T5 |
11796 |
6159 |
0 |
0 |
T6 |
713661 |
711552 |
0 |
0 |
T8 |
1955 |
1924 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
1401 |
1343 |
0 |
0 |
T27 |
1853 |
1785 |
0 |
0 |
T28 |
2127 |
2046 |
0 |
0 |
T29 |
2202 |
2171 |
0 |
0 |
T30 |
1714 |
1581 |
0 |
0 |
T31 |
947 |
887 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
36961817 |
0 |
0 |
T5 |
11796 |
6159 |
0 |
0 |
T6 |
713661 |
711552 |
0 |
0 |
T8 |
1955 |
1924 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
1401 |
1343 |
0 |
0 |
T27 |
1853 |
1785 |
0 |
0 |
T28 |
2127 |
2046 |
0 |
0 |
T29 |
2202 |
2171 |
0 |
0 |
T30 |
1714 |
1581 |
0 |
0 |
T31 |
947 |
887 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
36961817 |
0 |
0 |
T5 |
11796 |
6159 |
0 |
0 |
T6 |
713661 |
711552 |
0 |
0 |
T8 |
1955 |
1924 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
1401 |
1343 |
0 |
0 |
T27 |
1853 |
1785 |
0 |
0 |
T28 |
2127 |
2046 |
0 |
0 |
T29 |
2202 |
2171 |
0 |
0 |
T30 |
1714 |
1581 |
0 |
0 |
T31 |
947 |
887 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
36961817 |
0 |
0 |
T5 |
11796 |
6159 |
0 |
0 |
T6 |
713661 |
711552 |
0 |
0 |
T8 |
1955 |
1924 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
1401 |
1343 |
0 |
0 |
T27 |
1853 |
1785 |
0 |
0 |
T28 |
2127 |
2046 |
0 |
0 |
T29 |
2202 |
2171 |
0 |
0 |
T30 |
1714 |
1581 |
0 |
0 |
T31 |
947 |
887 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
36961817 |
0 |
0 |
T5 |
11796 |
6159 |
0 |
0 |
T6 |
713661 |
711552 |
0 |
0 |
T8 |
1955 |
1924 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
1401 |
1343 |
0 |
0 |
T27 |
1853 |
1785 |
0 |
0 |
T28 |
2127 |
2046 |
0 |
0 |
T29 |
2202 |
2171 |
0 |
0 |
T30 |
1714 |
1581 |
0 |
0 |
T31 |
947 |
887 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
36961817 |
0 |
0 |
T5 |
11796 |
6159 |
0 |
0 |
T6 |
713661 |
711552 |
0 |
0 |
T8 |
1955 |
1924 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
1401 |
1343 |
0 |
0 |
T27 |
1853 |
1785 |
0 |
0 |
T28 |
2127 |
2046 |
0 |
0 |
T29 |
2202 |
2171 |
0 |
0 |
T30 |
1714 |
1581 |
0 |
0 |
T31 |
947 |
887 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39385696 |
36961817 |
0 |
0 |
T5 |
11796 |
6159 |
0 |
0 |
T6 |
713661 |
711552 |
0 |
0 |
T8 |
1955 |
1924 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
1401 |
1343 |
0 |
0 |
T27 |
1853 |
1785 |
0 |
0 |
T28 |
2127 |
2046 |
0 |
0 |
T29 |
2202 |
2171 |
0 |
0 |
T30 |
1714 |
1581 |
0 |
0 |
T31 |
947 |
887 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97705756 |
93255107 |
0 |
0 |
T5 |
24574 |
12834 |
0 |
0 |
T6 |
635661 |
633552 |
0 |
0 |
T8 |
7824 |
7698 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
5393 |
5167 |
0 |
0 |
T27 |
3859 |
3719 |
0 |
0 |
T28 |
2192 |
2109 |
0 |
0 |
T29 |
8812 |
8686 |
0 |
0 |
T30 |
1993 |
1839 |
0 |
0 |
T31 |
3790 |
3550 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97705756 |
93248141 |
0 |
2415 |
T5 |
24574 |
12816 |
0 |
3 |
T6 |
635661 |
633519 |
0 |
3 |
T8 |
7824 |
7695 |
0 |
3 |
T9 |
2202 |
2030 |
0 |
3 |
T26 |
5393 |
5164 |
0 |
3 |
T27 |
3859 |
3716 |
0 |
3 |
T28 |
2192 |
2106 |
0 |
3 |
T29 |
8812 |
8683 |
0 |
3 |
T30 |
1993 |
1836 |
0 |
3 |
T31 |
3790 |
3547 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97705756 |
22698 |
0 |
0 |
T5 |
24574 |
55 |
0 |
0 |
T6 |
635661 |
153 |
0 |
0 |
T8 |
7824 |
17 |
0 |
0 |
T9 |
2202 |
26 |
0 |
0 |
T26 |
5393 |
7 |
0 |
0 |
T27 |
3859 |
4 |
0 |
0 |
T28 |
2192 |
4 |
0 |
0 |
T29 |
8812 |
21 |
0 |
0 |
T30 |
1993 |
5 |
0 |
0 |
T31 |
3790 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97705756 |
93255107 |
0 |
0 |
T5 |
24574 |
12834 |
0 |
0 |
T6 |
635661 |
633552 |
0 |
0 |
T8 |
7824 |
7698 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
5393 |
5167 |
0 |
0 |
T27 |
3859 |
3719 |
0 |
0 |
T28 |
2192 |
2109 |
0 |
0 |
T29 |
8812 |
8686 |
0 |
0 |
T30 |
1993 |
1839 |
0 |
0 |
T31 |
3790 |
3550 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97705756 |
93255107 |
0 |
0 |
T5 |
24574 |
12834 |
0 |
0 |
T6 |
635661 |
633552 |
0 |
0 |
T8 |
7824 |
7698 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
5393 |
5167 |
0 |
0 |
T27 |
3859 |
3719 |
0 |
0 |
T28 |
2192 |
2109 |
0 |
0 |
T29 |
8812 |
8686 |
0 |
0 |
T30 |
1993 |
1839 |
0 |
0 |
T31 |
3790 |
3550 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97705756 |
93255107 |
0 |
0 |
T5 |
24574 |
12834 |
0 |
0 |
T6 |
635661 |
633552 |
0 |
0 |
T8 |
7824 |
7698 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
5393 |
5167 |
0 |
0 |
T27 |
3859 |
3719 |
0 |
0 |
T28 |
2192 |
2109 |
0 |
0 |
T29 |
8812 |
8686 |
0 |
0 |
T30 |
1993 |
1839 |
0 |
0 |
T31 |
3790 |
3550 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97705756 |
93248141 |
0 |
2415 |
T5 |
24574 |
12816 |
0 |
3 |
T6 |
635661 |
633519 |
0 |
3 |
T8 |
7824 |
7695 |
0 |
3 |
T9 |
2202 |
2030 |
0 |
3 |
T26 |
5393 |
5164 |
0 |
3 |
T27 |
3859 |
3716 |
0 |
3 |
T28 |
2192 |
2106 |
0 |
3 |
T29 |
8812 |
8683 |
0 |
3 |
T30 |
1993 |
1836 |
0 |
3 |
T31 |
3790 |
3547 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97705756 |
22841 |
0 |
0 |
T5 |
24574 |
56 |
0 |
0 |
T6 |
635661 |
152 |
0 |
0 |
T8 |
7824 |
21 |
0 |
0 |
T9 |
2202 |
17 |
0 |
0 |
T26 |
5393 |
7 |
0 |
0 |
T27 |
3859 |
4 |
0 |
0 |
T28 |
2192 |
4 |
0 |
0 |
T29 |
8812 |
23 |
0 |
0 |
T30 |
1993 |
5 |
0 |
0 |
T31 |
3790 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97705756 |
93255107 |
0 |
0 |
T5 |
24574 |
12834 |
0 |
0 |
T6 |
635661 |
633552 |
0 |
0 |
T8 |
7824 |
7698 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
5393 |
5167 |
0 |
0 |
T27 |
3859 |
3719 |
0 |
0 |
T28 |
2192 |
2109 |
0 |
0 |
T29 |
8812 |
8686 |
0 |
0 |
T30 |
1993 |
1839 |
0 |
0 |
T31 |
3790 |
3550 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97705756 |
93255107 |
0 |
0 |
T5 |
24574 |
12834 |
0 |
0 |
T6 |
635661 |
633552 |
0 |
0 |
T8 |
7824 |
7698 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
5393 |
5167 |
0 |
0 |
T27 |
3859 |
3719 |
0 |
0 |
T28 |
2192 |
2109 |
0 |
0 |
T29 |
8812 |
8686 |
0 |
0 |
T30 |
1993 |
1839 |
0 |
0 |
T31 |
3790 |
3550 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97705756 |
93255107 |
0 |
0 |
T5 |
24574 |
12834 |
0 |
0 |
T6 |
635661 |
633552 |
0 |
0 |
T8 |
7824 |
7698 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
5393 |
5167 |
0 |
0 |
T27 |
3859 |
3719 |
0 |
0 |
T28 |
2192 |
2109 |
0 |
0 |
T29 |
8812 |
8686 |
0 |
0 |
T30 |
1993 |
1839 |
0 |
0 |
T31 |
3790 |
3550 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97705756 |
93248141 |
0 |
2415 |
T5 |
24574 |
12816 |
0 |
3 |
T6 |
635661 |
633519 |
0 |
3 |
T8 |
7824 |
7695 |
0 |
3 |
T9 |
2202 |
2030 |
0 |
3 |
T26 |
5393 |
5164 |
0 |
3 |
T27 |
3859 |
3716 |
0 |
3 |
T28 |
2192 |
2106 |
0 |
3 |
T29 |
8812 |
8683 |
0 |
3 |
T30 |
1993 |
1836 |
0 |
3 |
T31 |
3790 |
3547 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97705756 |
22685 |
0 |
0 |
T5 |
24574 |
52 |
0 |
0 |
T6 |
635661 |
173 |
0 |
0 |
T8 |
7824 |
17 |
0 |
0 |
T9 |
2202 |
17 |
0 |
0 |
T26 |
5393 |
5 |
0 |
0 |
T27 |
3859 |
4 |
0 |
0 |
T28 |
2192 |
4 |
0 |
0 |
T29 |
8812 |
19 |
0 |
0 |
T30 |
1993 |
5 |
0 |
0 |
T31 |
3790 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97705756 |
93255107 |
0 |
0 |
T5 |
24574 |
12834 |
0 |
0 |
T6 |
635661 |
633552 |
0 |
0 |
T8 |
7824 |
7698 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
5393 |
5167 |
0 |
0 |
T27 |
3859 |
3719 |
0 |
0 |
T28 |
2192 |
2109 |
0 |
0 |
T29 |
8812 |
8686 |
0 |
0 |
T30 |
1993 |
1839 |
0 |
0 |
T31 |
3790 |
3550 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97705756 |
93255107 |
0 |
0 |
T5 |
24574 |
12834 |
0 |
0 |
T6 |
635661 |
633552 |
0 |
0 |
T8 |
7824 |
7698 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
5393 |
5167 |
0 |
0 |
T27 |
3859 |
3719 |
0 |
0 |
T28 |
2192 |
2109 |
0 |
0 |
T29 |
8812 |
8686 |
0 |
0 |
T30 |
1993 |
1839 |
0 |
0 |
T31 |
3790 |
3550 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T5,T8,T9 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T5,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97705756 |
93255107 |
0 |
0 |
T5 |
24574 |
12834 |
0 |
0 |
T6 |
635661 |
633552 |
0 |
0 |
T8 |
7824 |
7698 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
5393 |
5167 |
0 |
0 |
T27 |
3859 |
3719 |
0 |
0 |
T28 |
2192 |
2109 |
0 |
0 |
T29 |
8812 |
8686 |
0 |
0 |
T30 |
1993 |
1839 |
0 |
0 |
T31 |
3790 |
3550 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97705756 |
93248141 |
0 |
2415 |
T5 |
24574 |
12816 |
0 |
3 |
T6 |
635661 |
633519 |
0 |
3 |
T8 |
7824 |
7695 |
0 |
3 |
T9 |
2202 |
2030 |
0 |
3 |
T26 |
5393 |
5164 |
0 |
3 |
T27 |
3859 |
3716 |
0 |
3 |
T28 |
2192 |
2106 |
0 |
3 |
T29 |
8812 |
8683 |
0 |
3 |
T30 |
1993 |
1836 |
0 |
3 |
T31 |
3790 |
3547 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97705756 |
22470 |
0 |
0 |
T5 |
24574 |
45 |
0 |
0 |
T6 |
635661 |
166 |
0 |
0 |
T8 |
7824 |
17 |
0 |
0 |
T9 |
2202 |
5 |
0 |
0 |
T26 |
5393 |
7 |
0 |
0 |
T27 |
3859 |
4 |
0 |
0 |
T28 |
2192 |
4 |
0 |
0 |
T29 |
8812 |
17 |
0 |
0 |
T30 |
1993 |
5 |
0 |
0 |
T31 |
3790 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97705756 |
93255107 |
0 |
0 |
T5 |
24574 |
12834 |
0 |
0 |
T6 |
635661 |
633552 |
0 |
0 |
T8 |
7824 |
7698 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
5393 |
5167 |
0 |
0 |
T27 |
3859 |
3719 |
0 |
0 |
T28 |
2192 |
2109 |
0 |
0 |
T29 |
8812 |
8686 |
0 |
0 |
T30 |
1993 |
1839 |
0 |
0 |
T31 |
3790 |
3550 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97705756 |
93255107 |
0 |
0 |
T5 |
24574 |
12834 |
0 |
0 |
T6 |
635661 |
633552 |
0 |
0 |
T8 |
7824 |
7698 |
0 |
0 |
T9 |
2202 |
2033 |
0 |
0 |
T26 |
5393 |
5167 |
0 |
0 |
T27 |
3859 |
3719 |
0 |
0 |
T28 |
2192 |
2109 |
0 |
0 |
T29 |
8812 |
8686 |
0 |
0 |
T30 |
1993 |
1839 |
0 |
0 |
T31 |
3790 |
3550 |
0 |
0 |