Line Coverage for Module : 
prim_sync_reqack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Module : 
prim_sync_reqack
 | Total | Covered | Percent | 
| Conditions | 6 | 3 | 50.00 | 
| Logical | 6 | 3 | 50.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T5,T8,T9 | 
| 1 | 1 | Covered | T5,T8,T9 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T8,T9 | 
Branch Coverage for Module : 
prim_sync_reqack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T8,T9 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T8,T9 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T8,T9 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T8,T9 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T8,T9 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T8,T9 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T8,T9 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T8,T9 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
Assert Coverage for Module : 
prim_sync_reqack
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
695982427 | 
1690399 | 
0 | 
0 | 
| T1 | 
25776 | 
26 | 
0 | 
0 | 
| T2 | 
187844 | 
6 | 
0 | 
0 | 
| T5 | 
13340 | 
130 | 
0 | 
0 | 
| T6 | 
423438 | 
596 | 
0 | 
0 | 
| T8 | 
6047 | 
118 | 
0 | 
0 | 
| T9 | 
1721 | 
32 | 
0 | 
0 | 
| T13 | 
0 | 
69 | 
0 | 
0 | 
| T14 | 
0 | 
14 | 
0 | 
0 | 
| T16 | 
0 | 
14 | 
0 | 
0 | 
| T17 | 
0 | 
6 | 
0 | 
0 | 
| T18 | 
0 | 
7 | 
0 | 
0 | 
| T19 | 
17012 | 
0 | 
0 | 
0 | 
| T20 | 
4666 | 
0 | 
0 | 
0 | 
| T26 | 
4075 | 
79 | 
0 | 
0 | 
| T27 | 
2718 | 
58 | 
0 | 
0 | 
| T28 | 
1550 | 
33 | 
0 | 
0 | 
| T29 | 
7030 | 
135 | 
0 | 
0 | 
| T30 | 
1416 | 
29 | 
0 | 
0 | 
| T31 | 
2638 | 
57 | 
0 | 
0 | 
| T32 | 
216200 | 
15 | 
0 | 
0 | 
| T33 | 
0 | 
5 | 
0 | 
0 | 
| T34 | 
0 | 
14 | 
0 | 
0 | 
| T35 | 
0 | 
8 | 
0 | 
0 | 
| T36 | 
4400 | 
0 | 
0 | 
0 | 
| T37 | 
4810 | 
0 | 
0 | 
0 | 
| T38 | 
3184 | 
0 | 
0 | 
0 | 
| T39 | 
3510 | 
0 | 
0 | 
0 | 
| T40 | 
2870 | 
0 | 
0 | 
0 | 
| T41 | 
3144 | 
0 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
610321943 | 
71745 | 
0 | 
0 | 
| T1 | 
246272 | 
57 | 
0 | 
0 | 
| T2 | 
180325 | 
56 | 
0 | 
0 | 
| T3 | 
0 | 
9 | 
0 | 
0 | 
| T4 | 
32155 | 
0 | 
0 | 
0 | 
| T5 | 
8894 | 
2 | 
0 | 
0 | 
| T6 | 
0 | 
114 | 
0 | 
0 | 
| T7 | 
0 | 
56 | 
0 | 
0 | 
| T12 | 
0 | 
14 | 
0 | 
0 | 
| T13 | 
0 | 
144 | 
0 | 
0 | 
| T14 | 
0 | 
33 | 
0 | 
0 | 
| T15 | 
0 | 
4 | 
0 | 
0 | 
| T16 | 
0 | 
61 | 
0 | 
0 | 
| T17 | 
0 | 
20 | 
0 | 
0 | 
| T18 | 
0 | 
7 | 
0 | 
0 | 
| T19 | 
187374 | 
16 | 
0 | 
0 | 
| T20 | 
8268 | 
0 | 
0 | 
0 | 
| T21 | 
0 | 
30 | 
0 | 
0 | 
| T22 | 
1615 | 
0 | 
0 | 
0 | 
| T23 | 
94129 | 
0 | 
0 | 
0 | 
| T24 | 
7380 | 
0 | 
0 | 
0 | 
| T25 | 
4772 | 
0 | 
0 | 
0 | 
| T32 | 
364549 | 
50 | 
0 | 
0 | 
| T33 | 
0 | 
5 | 
0 | 
0 | 
| T34 | 
0 | 
51 | 
0 | 
0 | 
| T35 | 
0 | 
23 | 
0 | 
0 | 
| T36 | 
4093 | 
0 | 
0 | 
0 | 
| T37 | 
4274 | 
0 | 
0 | 
0 | 
| T38 | 
3948 | 
0 | 
0 | 
0 | 
| T39 | 
2980 | 
0 | 
0 | 
0 | 
| T40 | 
5762 | 
0 | 
0 | 
0 | 
| T41 | 
5971 | 
0 | 
0 | 
0 | 
| T42 | 
0 | 
7 | 
0 | 
0 | 
| T43 | 
0 | 
21 | 
0 | 
0 | 
| T44 | 
4600 | 
0 | 
0 | 
0 | 
| T45 | 
14917 | 
0 | 
0 | 
0 | 
| T46 | 
1398 | 
0 | 
0 | 
0 | 
| T47 | 
3234 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_io_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_io_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Total | Covered | Percent | 
| Conditions | 3 | 3 | 100.00 | 
| Logical | 3 | 3 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T5,T8,T9 | 
| 1 | 1 | Covered | T5,T8,T9 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T5,T8,T9 | 
Branch Coverage for Instance : tb.dut.u_io_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T8,T9 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T8,T9 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T8,T9 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T8,T9 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T8,T9 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T8,T9 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T8,T9 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T8,T9 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_io_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
88028435 | 
325126 | 
0 | 
0 | 
| T5 | 
19849 | 
130 | 
0 | 
0 | 
| T6 | 
564137 | 
596 | 
0 | 
0 | 
| T8 | 
7511 | 
119 | 
0 | 
0 | 
| T9 | 
2115 | 
32 | 
0 | 
0 | 
| T26 | 
5177 | 
79 | 
0 | 
0 | 
| T27 | 
3704 | 
58 | 
0 | 
0 | 
| T28 | 
2105 | 
33 | 
0 | 
0 | 
| T29 | 
8459 | 
135 | 
0 | 
0 | 
| T30 | 
1913 | 
29 | 
0 | 
0 | 
| T31 | 
3638 | 
57 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1500797 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Total | Covered | Percent | 
| Conditions | 3 | 3 | 100.00 | 
| Logical | 3 | 3 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T5,T8,T9 | 
| 1 | 1 | Covered | T5,T8,T9 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T5,T8,T9 | 
Branch Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T8,T9 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T8,T9 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T8,T9 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T8,T9 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T8,T9 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T8,T9 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T8,T9 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T8,T9 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
43200033 | 
325025 | 
0 | 
0 | 
| T5 | 
8894 | 
130 | 
0 | 
0 | 
| T6 | 
282297 | 
596 | 
0 | 
0 | 
| T8 | 
4032 | 
118 | 
0 | 
0 | 
| T9 | 
1148 | 
32 | 
0 | 
0 | 
| T26 | 
2718 | 
79 | 
0 | 
0 | 
| T27 | 
1812 | 
58 | 
0 | 
0 | 
| T28 | 
1033 | 
33 | 
0 | 
0 | 
| T29 | 
4688 | 
135 | 
0 | 
0 | 
| T30 | 
944 | 
29 | 
0 | 
0 | 
| T31 | 
1759 | 
57 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1500797 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Total | Covered | Percent | 
| Conditions | 3 | 3 | 100.00 | 
| Logical | 3 | 3 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T5,T8,T9 | 
| 1 | 1 | Covered | T5,T8,T9 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T5,T8,T9 | 
Branch Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T8,T9 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T8,T9 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T8,T9 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T8,T9 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T8,T9 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T8,T9 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T8,T9 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T8,T9 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21599568 | 
310974 | 
0 | 
0 | 
| T5 | 
4446 | 
124 | 
0 | 
0 | 
| T6 | 
141141 | 
578 | 
0 | 
0 | 
| T8 | 
2015 | 
114 | 
0 | 
0 | 
| T9 | 
573 | 
30 | 
0 | 
0 | 
| T26 | 
1357 | 
76 | 
0 | 
0 | 
| T27 | 
906 | 
55 | 
0 | 
0 | 
| T28 | 
517 | 
31 | 
0 | 
0 | 
| T29 | 
2342 | 
128 | 
0 | 
0 | 
| T30 | 
472 | 
27 | 
0 | 
0 | 
| T31 | 
879 | 
55 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1500797 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_main_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_main_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Total | Covered | Percent | 
| Conditions | 3 | 3 | 100.00 | 
| Logical | 3 | 3 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T5,T8,T9 | 
| 1 | 1 | Covered | T5,T8,T9 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T5,T8,T9 | 
Branch Coverage for Instance : tb.dut.u_main_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T8,T9 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T8,T9 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T8,T9 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T8,T9 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T8,T9 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T8,T9 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T8,T9 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T8,T9 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_main_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
97705756 | 
327430 | 
0 | 
0 | 
| T5 | 
24574 | 
130 | 
0 | 
0 | 
| T6 | 
635661 | 
615 | 
0 | 
0 | 
| T8 | 
7824 | 
119 | 
0 | 
0 | 
| T9 | 
2202 | 
32 | 
0 | 
0 | 
| T26 | 
5393 | 
79 | 
0 | 
0 | 
| T27 | 
3859 | 
58 | 
0 | 
0 | 
| T28 | 
2192 | 
33 | 
0 | 
0 | 
| T29 | 
8812 | 
135 | 
0 | 
0 | 
| T30 | 
1993 | 
29 | 
0 | 
0 | 
| T31 | 
3790 | 
57 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1500797 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_usb_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_usb_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Total | Covered | Percent | 
| Conditions | 3 | 3 | 100.00 | 
| Logical | 3 | 3 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T5,T8,T9 | 
| 1 | 1 | Covered | T5,T8,T9 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T5,T8,T9 | 
Branch Coverage for Instance : tb.dut.u_usb_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T8,T9 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T8,T9 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T8,T9 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T8,T9 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T8,T9 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T8,T9 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T8,T9 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T8,T9 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_usb_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
46788525 | 
327253 | 
0 | 
0 | 
| T5 | 
11796 | 
130 | 
0 | 
0 | 
| T6 | 
305123 | 
617 | 
0 | 
0 | 
| T8 | 
3755 | 
119 | 
0 | 
0 | 
| T9 | 
1057 | 
32 | 
0 | 
0 | 
| T26 | 
2589 | 
79 | 
0 | 
0 | 
| T27 | 
1853 | 
58 | 
0 | 
0 | 
| T28 | 
1052 | 
33 | 
0 | 
0 | 
| T29 | 
4230 | 
135 | 
0 | 
0 | 
| T30 | 
956 | 
29 | 
0 | 
0 | 
| T31 | 
1819 | 
57 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1500797 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T5,T6,T7 | 
| 1 | 1 | Covered | T5,T6,T7 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T5,T6,T7 | 
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T7 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
1 | 
Covered | 
T6,T7,T32 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T7 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
1 | 
Covered | 
T6,T7,T32 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40346326 | 
13554 | 
0 | 
0 | 
| T1 | 
0 | 
21 | 
0 | 
0 | 
| T2 | 
0 | 
35 | 
0 | 
0 | 
| T4 | 
0 | 
8 | 
0 | 
0 | 
| T5 | 
11796 | 
2 | 
0 | 
0 | 
| T6 | 
713661 | 
114 | 
0 | 
0 | 
| T7 | 
0 | 
56 | 
0 | 
0 | 
| T8 | 
1955 | 
0 | 
0 | 
0 | 
| T9 | 
2202 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
16 | 
0 | 
0 | 
| T21 | 
0 | 
30 | 
0 | 
0 | 
| T23 | 
0 | 
26 | 
0 | 
0 | 
| T26 | 
1401 | 
0 | 
0 | 
0 | 
| T27 | 
1853 | 
0 | 
0 | 
0 | 
| T28 | 
2127 | 
0 | 
0 | 
0 | 
| T29 | 
2202 | 
0 | 
0 | 
0 | 
| T30 | 
1714 | 
0 | 
0 | 
0 | 
| T31 | 
947 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
31 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
90532656 | 
13007 | 
0 | 
0 | 
| T1 | 
0 | 
20 | 
0 | 
0 | 
| T2 | 
0 | 
32 | 
0 | 
0 | 
| T4 | 
0 | 
8 | 
0 | 
0 | 
| T5 | 
19849 | 
2 | 
0 | 
0 | 
| T6 | 
564137 | 
114 | 
0 | 
0 | 
| T7 | 
0 | 
56 | 
0 | 
0 | 
| T8 | 
7511 | 
0 | 
0 | 
0 | 
| T9 | 
2115 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
16 | 
0 | 
0 | 
| T21 | 
0 | 
30 | 
0 | 
0 | 
| T23 | 
0 | 
26 | 
0 | 
0 | 
| T26 | 
5177 | 
0 | 
0 | 
0 | 
| T27 | 
3704 | 
0 | 
0 | 
0 | 
| T28 | 
2105 | 
0 | 
0 | 
0 | 
| T29 | 
8459 | 
0 | 
0 | 
0 | 
| T30 | 
1913 | 
0 | 
0 | 
0 | 
| T31 | 
3638 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
31 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T5,T6,T7 | 
| 1 | 1 | Covered | T5,T6,T7 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T5,T6,T7 | 
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T7 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
1 | 
Covered | 
T6,T7,T32 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T7 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
1 | 
Covered | 
T6,T7,T32 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40346326 | 
13554 | 
0 | 
0 | 
| T1 | 
0 | 
21 | 
0 | 
0 | 
| T2 | 
0 | 
35 | 
0 | 
0 | 
| T4 | 
0 | 
8 | 
0 | 
0 | 
| T5 | 
11796 | 
2 | 
0 | 
0 | 
| T6 | 
713661 | 
114 | 
0 | 
0 | 
| T7 | 
0 | 
56 | 
0 | 
0 | 
| T8 | 
1955 | 
0 | 
0 | 
0 | 
| T9 | 
2202 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
16 | 
0 | 
0 | 
| T21 | 
0 | 
30 | 
0 | 
0 | 
| T23 | 
0 | 
26 | 
0 | 
0 | 
| T26 | 
1401 | 
0 | 
0 | 
0 | 
| T27 | 
1853 | 
0 | 
0 | 
0 | 
| T28 | 
2127 | 
0 | 
0 | 
0 | 
| T29 | 
2202 | 
0 | 
0 | 
0 | 
| T30 | 
1714 | 
0 | 
0 | 
0 | 
| T31 | 
947 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
31 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
44405581 | 
13006 | 
0 | 
0 | 
| T1 | 
0 | 
20 | 
0 | 
0 | 
| T2 | 
0 | 
32 | 
0 | 
0 | 
| T4 | 
0 | 
8 | 
0 | 
0 | 
| T5 | 
8894 | 
2 | 
0 | 
0 | 
| T6 | 
282297 | 
114 | 
0 | 
0 | 
| T7 | 
0 | 
56 | 
0 | 
0 | 
| T8 | 
4032 | 
0 | 
0 | 
0 | 
| T9 | 
1148 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
16 | 
0 | 
0 | 
| T21 | 
0 | 
30 | 
0 | 
0 | 
| T23 | 
0 | 
26 | 
0 | 
0 | 
| T26 | 
2718 | 
0 | 
0 | 
0 | 
| T27 | 
1812 | 
0 | 
0 | 
0 | 
| T28 | 
1033 | 
0 | 
0 | 
0 | 
| T29 | 
4688 | 
0 | 
0 | 
0 | 
| T30 | 
944 | 
0 | 
0 | 
0 | 
| T31 | 
1759 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
31 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T5,T6,T7 | 
| 1 | 1 | Covered | T5,T6,T7 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T5,T6,T7 | 
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T7 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
1 | 
Covered | 
T6,T7,T32 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T7 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
1 | 
Covered | 
T6,T7,T32 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40346326 | 
13554 | 
0 | 
0 | 
| T1 | 
0 | 
21 | 
0 | 
0 | 
| T2 | 
0 | 
35 | 
0 | 
0 | 
| T4 | 
0 | 
8 | 
0 | 
0 | 
| T5 | 
11796 | 
2 | 
0 | 
0 | 
| T6 | 
713661 | 
114 | 
0 | 
0 | 
| T7 | 
0 | 
56 | 
0 | 
0 | 
| T8 | 
1955 | 
0 | 
0 | 
0 | 
| T9 | 
2202 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
16 | 
0 | 
0 | 
| T21 | 
0 | 
30 | 
0 | 
0 | 
| T23 | 
0 | 
26 | 
0 | 
0 | 
| T26 | 
1401 | 
0 | 
0 | 
0 | 
| T27 | 
1853 | 
0 | 
0 | 
0 | 
| T28 | 
2127 | 
0 | 
0 | 
0 | 
| T29 | 
2202 | 
0 | 
0 | 
0 | 
| T30 | 
1714 | 
0 | 
0 | 
0 | 
| T31 | 
947 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
31 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22202332 | 
12983 | 
0 | 
0 | 
| T1 | 
0 | 
20 | 
0 | 
0 | 
| T2 | 
0 | 
32 | 
0 | 
0 | 
| T4 | 
0 | 
8 | 
0 | 
0 | 
| T5 | 
4446 | 
2 | 
0 | 
0 | 
| T6 | 
141141 | 
114 | 
0 | 
0 | 
| T7 | 
0 | 
56 | 
0 | 
0 | 
| T8 | 
2015 | 
0 | 
0 | 
0 | 
| T9 | 
573 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
16 | 
0 | 
0 | 
| T21 | 
0 | 
30 | 
0 | 
0 | 
| T23 | 
0 | 
26 | 
0 | 
0 | 
| T26 | 
1357 | 
0 | 
0 | 
0 | 
| T27 | 
906 | 
0 | 
0 | 
0 | 
| T28 | 
517 | 
0 | 
0 | 
0 | 
| T29 | 
2342 | 
0 | 
0 | 
0 | 
| T30 | 
472 | 
0 | 
0 | 
0 | 
| T31 | 
879 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
31 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T5,T6,T7 | 
| 1 | 1 | Covered | T5,T6,T7 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T5,T6,T7 | 
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T7 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
1 | 
Covered | 
T6,T7,T32 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T7 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
1 | 
Covered | 
T6,T7,T32 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40346326 | 
13554 | 
0 | 
0 | 
| T1 | 
0 | 
21 | 
0 | 
0 | 
| T2 | 
0 | 
35 | 
0 | 
0 | 
| T4 | 
0 | 
8 | 
0 | 
0 | 
| T5 | 
11796 | 
2 | 
0 | 
0 | 
| T6 | 
713661 | 
114 | 
0 | 
0 | 
| T7 | 
0 | 
56 | 
0 | 
0 | 
| T8 | 
1955 | 
0 | 
0 | 
0 | 
| T9 | 
2202 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
16 | 
0 | 
0 | 
| T21 | 
0 | 
30 | 
0 | 
0 | 
| T23 | 
0 | 
26 | 
0 | 
0 | 
| T26 | 
1401 | 
0 | 
0 | 
0 | 
| T27 | 
1853 | 
0 | 
0 | 
0 | 
| T28 | 
2127 | 
0 | 
0 | 
0 | 
| T29 | 
2202 | 
0 | 
0 | 
0 | 
| T30 | 
1714 | 
0 | 
0 | 
0 | 
| T31 | 
947 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
31 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
100314413 | 
13007 | 
0 | 
0 | 
| T1 | 
0 | 
20 | 
0 | 
0 | 
| T2 | 
0 | 
32 | 
0 | 
0 | 
| T4 | 
0 | 
8 | 
0 | 
0 | 
| T5 | 
24574 | 
2 | 
0 | 
0 | 
| T6 | 
635661 | 
114 | 
0 | 
0 | 
| T7 | 
0 | 
56 | 
0 | 
0 | 
| T8 | 
7824 | 
0 | 
0 | 
0 | 
| T9 | 
2202 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
16 | 
0 | 
0 | 
| T21 | 
0 | 
30 | 
0 | 
0 | 
| T23 | 
0 | 
26 | 
0 | 
0 | 
| T26 | 
5393 | 
0 | 
0 | 
0 | 
| T27 | 
3859 | 
0 | 
0 | 
0 | 
| T28 | 
2192 | 
0 | 
0 | 
0 | 
| T29 | 
8812 | 
0 | 
0 | 
0 | 
| T30 | 
1993 | 
0 | 
0 | 
0 | 
| T31 | 
3790 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
31 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T5,T6,T7 | 
| 1 | 1 | Covered | T5,T6,T7 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T5,T6,T7 | 
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T7 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
1 | 
Covered | 
T6,T7,T32 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T7 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
1 | 
Covered | 
T6,T7,T32 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40346326 | 
13111 | 
0 | 
0 | 
| T1 | 
0 | 
21 | 
0 | 
0 | 
| T2 | 
0 | 
35 | 
0 | 
0 | 
| T4 | 
0 | 
4 | 
0 | 
0 | 
| T5 | 
11796 | 
2 | 
0 | 
0 | 
| T6 | 
713661 | 
114 | 
0 | 
0 | 
| T7 | 
0 | 
56 | 
0 | 
0 | 
| T8 | 
1955 | 
0 | 
0 | 
0 | 
| T9 | 
2202 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
16 | 
0 | 
0 | 
| T21 | 
0 | 
30 | 
0 | 
0 | 
| T23 | 
0 | 
26 | 
0 | 
0 | 
| T26 | 
1401 | 
0 | 
0 | 
0 | 
| T27 | 
1853 | 
0 | 
0 | 
0 | 
| T28 | 
2127 | 
0 | 
0 | 
0 | 
| T29 | 
2202 | 
0 | 
0 | 
0 | 
| T30 | 
1714 | 
0 | 
0 | 
0 | 
| T31 | 
947 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
31 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
48040659 | 
12478 | 
0 | 
0 | 
| T1 | 
0 | 
20 | 
0 | 
0 | 
| T2 | 
0 | 
32 | 
0 | 
0 | 
| T4 | 
0 | 
4 | 
0 | 
0 | 
| T5 | 
11796 | 
2 | 
0 | 
0 | 
| T6 | 
305123 | 
114 | 
0 | 
0 | 
| T7 | 
0 | 
56 | 
0 | 
0 | 
| T8 | 
3755 | 
0 | 
0 | 
0 | 
| T9 | 
1057 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
16 | 
0 | 
0 | 
| T21 | 
0 | 
30 | 
0 | 
0 | 
| T23 | 
0 | 
26 | 
0 | 
0 | 
| T26 | 
2589 | 
0 | 
0 | 
0 | 
| T27 | 
1853 | 
0 | 
0 | 
0 | 
| T28 | 
1052 | 
0 | 
0 | 
0 | 
| T29 | 
4230 | 
0 | 
0 | 
0 | 
| T30 | 
956 | 
0 | 
0 | 
0 | 
| T31 | 
1819 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
31 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_io_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_io_meas.u_err_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T2,T12,T13 | 
| 1 | 1 | Covered | T2,T12,T13 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T2,T12,T13 | 
Branch Coverage for Instance : tb.dut.u_io_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T2,T12,T13 | 
| EVEN  | 
0 | 
- | 
Covered | 
T2,T12,T13 | 
| ODD  | 
- | 
1 | 
Covered | 
T2,T12,T13 | 
| ODD  | 
- | 
0 | 
Covered | 
T2,T12,T13 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T2,T12,T13 | 
| EVEN  | 
0 | 
- | 
Covered | 
T2,T12,T13 | 
| ODD  | 
- | 
1 | 
Covered | 
T2,T12,T13 | 
| ODD  | 
- | 
0 | 
Covered | 
T2,T12,T13 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_io_meas.u_err_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
39385696 | 
1400 | 
0 | 
0 | 
| T2 | 
187844 | 
7 | 
0 | 
0 | 
| T4 | 
16747 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
4 | 
0 | 
0 | 
| T13 | 
0 | 
20 | 
0 | 
0 | 
| T14 | 
0 | 
7 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T17 | 
0 | 
4 | 
0 | 
0 | 
| T22 | 
1666 | 
0 | 
0 | 
0 | 
| T23 | 
158054 | 
0 | 
0 | 
0 | 
| T24 | 
1998 | 
0 | 
0 | 
0 | 
| T25 | 
1242 | 
0 | 
0 | 
0 | 
| T34 | 
0 | 
8 | 
0 | 
0 | 
| T35 | 
0 | 
15 | 
0 | 
0 | 
| T42 | 
0 | 
7 | 
0 | 
0 | 
| T43 | 
0 | 
21 | 
0 | 
0 | 
| T44 | 
1102 | 
0 | 
0 | 
0 | 
| T45 | 
3574 | 
0 | 
0 | 
0 | 
| T46 | 
1413 | 
0 | 
0 | 
0 | 
| T47 | 
740 | 
0 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
88028435 | 
1400 | 
0 | 
0 | 
| T2 | 
180325 | 
7 | 
0 | 
0 | 
| T4 | 
32155 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
4 | 
0 | 
0 | 
| T13 | 
0 | 
20 | 
0 | 
0 | 
| T14 | 
0 | 
7 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T17 | 
0 | 
4 | 
0 | 
0 | 
| T22 | 
1615 | 
0 | 
0 | 
0 | 
| T23 | 
94129 | 
0 | 
0 | 
0 | 
| T24 | 
7380 | 
0 | 
0 | 
0 | 
| T25 | 
4772 | 
0 | 
0 | 
0 | 
| T34 | 
0 | 
8 | 
0 | 
0 | 
| T35 | 
0 | 
15 | 
0 | 
0 | 
| T42 | 
0 | 
7 | 
0 | 
0 | 
| T43 | 
0 | 
21 | 
0 | 
0 | 
| T44 | 
4600 | 
0 | 
0 | 
0 | 
| T45 | 
14917 | 
0 | 
0 | 
0 | 
| T46 | 
1398 | 
0 | 
0 | 
0 | 
| T47 | 
3234 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_io_div2_meas.u_err_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T32,T1,T2 | 
| 1 | 1 | Covered | T32,T1,T2 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T32,T1,T2 | 
Branch Coverage for Instance : tb.dut.u_io_div2_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T32,T1,T2 | 
| EVEN  | 
0 | 
- | 
Covered | 
T32,T1,T2 | 
| ODD  | 
- | 
1 | 
Covered | 
T32,T1,T2 | 
| ODD  | 
- | 
0 | 
Covered | 
T32,T1,T2 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T32,T1,T2 | 
| EVEN  | 
0 | 
- | 
Covered | 
T32,T1,T2 | 
| ODD  | 
- | 
1 | 
Covered | 
T32,T1,T2 | 
| ODD  | 
- | 
0 | 
Covered | 
T32,T1,T2 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_err_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
39385696 | 
1513 | 
0 | 
0 | 
| T1 | 
12888 | 
17 | 
0 | 
0 | 
| T2 | 
0 | 
3 | 
0 | 
0 | 
| T13 | 
0 | 
28 | 
0 | 
0 | 
| T14 | 
0 | 
11 | 
0 | 
0 | 
| T16 | 
0 | 
14 | 
0 | 
0 | 
| T17 | 
0 | 
6 | 
0 | 
0 | 
| T18 | 
0 | 
7 | 
0 | 
0 | 
| T19 | 
8506 | 
0 | 
0 | 
0 | 
| T20 | 
2333 | 
0 | 
0 | 
0 | 
| T32 | 
108100 | 
7 | 
0 | 
0 | 
| T34 | 
0 | 
6 | 
0 | 
0 | 
| T35 | 
0 | 
8 | 
0 | 
0 | 
| T36 | 
2200 | 
0 | 
0 | 
0 | 
| T37 | 
2405 | 
0 | 
0 | 
0 | 
| T38 | 
1592 | 
0 | 
0 | 
0 | 
| T39 | 
1755 | 
0 | 
0 | 
0 | 
| T40 | 
1435 | 
0 | 
0 | 
0 | 
| T41 | 
1572 | 
0 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
43200033 | 
1513 | 
0 | 
0 | 
| T1 | 
68719 | 
17 | 
0 | 
0 | 
| T2 | 
0 | 
3 | 
0 | 
0 | 
| T13 | 
0 | 
28 | 
0 | 
0 | 
| T14 | 
0 | 
11 | 
0 | 
0 | 
| T16 | 
0 | 
14 | 
0 | 
0 | 
| T17 | 
0 | 
6 | 
0 | 
0 | 
| T18 | 
0 | 
7 | 
0 | 
0 | 
| T19 | 
43910 | 
0 | 
0 | 
0 | 
| T20 | 
2272 | 
0 | 
0 | 
0 | 
| T32 | 
92900 | 
7 | 
0 | 
0 | 
| T34 | 
0 | 
6 | 
0 | 
0 | 
| T35 | 
0 | 
8 | 
0 | 
0 | 
| T36 | 
1202 | 
0 | 
0 | 
0 | 
| T37 | 
1247 | 
0 | 
0 | 
0 | 
| T38 | 
1071 | 
0 | 
0 | 
0 | 
| T39 | 
817 | 
0 | 
0 | 
0 | 
| T40 | 
1615 | 
0 | 
0 | 
0 | 
| T41 | 
1798 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_io_div4_meas.u_err_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T32,T1,T2 | 
| 1 | 1 | Covered | T32,T1,T2 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T32,T1,T2 | 
Branch Coverage for Instance : tb.dut.u_io_div4_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T32,T1,T2 | 
| EVEN  | 
0 | 
- | 
Covered | 
T32,T1,T2 | 
| ODD  | 
- | 
1 | 
Covered | 
T32,T1,T2 | 
| ODD  | 
- | 
0 | 
Covered | 
T32,T1,T2 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T32,T1,T2 | 
| EVEN  | 
0 | 
- | 
Covered | 
T32,T1,T2 | 
| ODD  | 
- | 
1 | 
Covered | 
T32,T1,T2 | 
| ODD  | 
- | 
0 | 
Covered | 
T32,T1,T2 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_err_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
39385696 | 
1393 | 
0 | 
0 | 
| T1 | 
12888 | 
9 | 
0 | 
0 | 
| T2 | 
0 | 
3 | 
0 | 
0 | 
| T3 | 
0 | 
6 | 
0 | 
0 | 
| T12 | 
0 | 
3 | 
0 | 
0 | 
| T13 | 
0 | 
41 | 
0 | 
0 | 
| T14 | 
0 | 
3 | 
0 | 
0 | 
| T15 | 
0 | 
4 | 
0 | 
0 | 
| T19 | 
8506 | 
0 | 
0 | 
0 | 
| T20 | 
2333 | 
0 | 
0 | 
0 | 
| T32 | 
108100 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
5 | 
0 | 
0 | 
| T34 | 
0 | 
8 | 
0 | 
0 | 
| T36 | 
2200 | 
0 | 
0 | 
0 | 
| T37 | 
2405 | 
0 | 
0 | 
0 | 
| T38 | 
1592 | 
0 | 
0 | 
0 | 
| T39 | 
1755 | 
0 | 
0 | 
0 | 
| T40 | 
1435 | 
0 | 
0 | 
0 | 
| T41 | 
1572 | 
0 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21599568 | 
1393 | 
0 | 
0 | 
| T1 | 
34359 | 
9 | 
0 | 
0 | 
| T2 | 
0 | 
3 | 
0 | 
0 | 
| T3 | 
0 | 
6 | 
0 | 
0 | 
| T12 | 
0 | 
3 | 
0 | 
0 | 
| T13 | 
0 | 
41 | 
0 | 
0 | 
| T14 | 
0 | 
3 | 
0 | 
0 | 
| T15 | 
0 | 
4 | 
0 | 
0 | 
| T19 | 
21955 | 
0 | 
0 | 
0 | 
| T20 | 
1136 | 
0 | 
0 | 
0 | 
| T32 | 
46445 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
5 | 
0 | 
0 | 
| T34 | 
0 | 
8 | 
0 | 
0 | 
| T36 | 
599 | 
0 | 
0 | 
0 | 
| T37 | 
622 | 
0 | 
0 | 
0 | 
| T38 | 
535 | 
0 | 
0 | 
0 | 
| T39 | 
408 | 
0 | 
0 | 
0 | 
| T40 | 
807 | 
0 | 
0 | 
0 | 
| T41 | 
899 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_main_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_main_meas.u_err_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T32,T1,T2 | 
| 1 | 1 | Covered | T32,T1,T2 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T32,T1,T2 | 
Branch Coverage for Instance : tb.dut.u_main_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T32,T1,T2 | 
| EVEN  | 
0 | 
- | 
Covered | 
T32,T1,T2 | 
| ODD  | 
- | 
1 | 
Covered | 
T32,T1,T2 | 
| ODD  | 
- | 
0 | 
Covered | 
T32,T1,T2 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T32,T1,T2 | 
| EVEN  | 
0 | 
- | 
Covered | 
T32,T1,T2 | 
| ODD  | 
- | 
1 | 
Covered | 
T32,T1,T2 | 
| ODD  | 
- | 
0 | 
Covered | 
T32,T1,T2 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_main_meas.u_err_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
39385696 | 
1635 | 
0 | 
0 | 
| T1 | 
12888 | 
11 | 
0 | 
0 | 
| T2 | 
0 | 
11 | 
0 | 
0 | 
| T3 | 
0 | 
3 | 
0 | 
0 | 
| T12 | 
0 | 
7 | 
0 | 
0 | 
| T13 | 
0 | 
55 | 
0 | 
0 | 
| T14 | 
0 | 
12 | 
0 | 
0 | 
| T16 | 
0 | 
24 | 
0 | 
0 | 
| T17 | 
0 | 
10 | 
0 | 
0 | 
| T19 | 
8506 | 
0 | 
0 | 
0 | 
| T20 | 
2333 | 
0 | 
0 | 
0 | 
| T32 | 
108100 | 
4 | 
0 | 
0 | 
| T34 | 
0 | 
29 | 
0 | 
0 | 
| T36 | 
2200 | 
0 | 
0 | 
0 | 
| T37 | 
2405 | 
0 | 
0 | 
0 | 
| T38 | 
1592 | 
0 | 
0 | 
0 | 
| T39 | 
1755 | 
0 | 
0 | 
0 | 
| T40 | 
1435 | 
0 | 
0 | 
0 | 
| T41 | 
1572 | 
0 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
97705756 | 
1635 | 
0 | 
0 | 
| T1 | 
143194 | 
11 | 
0 | 
0 | 
| T2 | 
0 | 
11 | 
0 | 
0 | 
| T3 | 
0 | 
3 | 
0 | 
0 | 
| T12 | 
0 | 
7 | 
0 | 
0 | 
| T13 | 
0 | 
55 | 
0 | 
0 | 
| T14 | 
0 | 
12 | 
0 | 
0 | 
| T16 | 
0 | 
24 | 
0 | 
0 | 
| T17 | 
0 | 
10 | 
0 | 
0 | 
| T19 | 
121509 | 
0 | 
0 | 
0 | 
| T20 | 
4860 | 
0 | 
0 | 
0 | 
| T32 | 
225204 | 
4 | 
0 | 
0 | 
| T34 | 
0 | 
29 | 
0 | 
0 | 
| T36 | 
2292 | 
0 | 
0 | 
0 | 
| T37 | 
2405 | 
0 | 
0 | 
0 | 
| T38 | 
2342 | 
0 | 
0 | 
0 | 
| T39 | 
1755 | 
0 | 
0 | 
0 | 
| T40 | 
3340 | 
0 | 
0 | 
0 | 
| T41 | 
3274 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_usb_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_usb_meas.u_err_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T32,T2,T33 | 
| 1 | 1 | Covered | T32,T2,T33 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T32,T2,T33 | 
Branch Coverage for Instance : tb.dut.u_usb_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T32,T2,T33 | 
| EVEN  | 
0 | 
- | 
Covered | 
T32,T2,T33 | 
| ODD  | 
- | 
1 | 
Covered | 
T32,T2,T33 | 
| ODD  | 
- | 
0 | 
Covered | 
T32,T2,T33 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T32,T2,T33 | 
| EVEN  | 
0 | 
- | 
Covered | 
T32,T2,T33 | 
| ODD  | 
- | 
1 | 
Covered | 
T32,T2,T33 | 
| ODD  | 
- | 
0 | 
Covered | 
T32,T2,T33 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T8,T9 | 
| 0 | 
Covered | 
T5,T8,T9 | 
Assert Coverage for Instance : tb.dut.u_usb_meas.u_err_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
39385696 | 
1323 | 
0 | 
0 | 
| T1 | 
12888 | 
0 | 
0 | 
0 | 
| T2 | 
0 | 
14 | 
0 | 
0 | 
| T3 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
3 | 
0 | 
0 | 
| T13 | 
0 | 
40 | 
0 | 
0 | 
| T14 | 
0 | 
3 | 
0 | 
0 | 
| T16 | 
0 | 
14 | 
0 | 
0 | 
| T17 | 
0 | 
7 | 
0 | 
0 | 
| T19 | 
8506 | 
0 | 
0 | 
0 | 
| T20 | 
2333 | 
0 | 
0 | 
0 | 
| T32 | 
108100 | 
4 | 
0 | 
0 | 
| T33 | 
0 | 
4 | 
0 | 
0 | 
| T34 | 
0 | 
5 | 
0 | 
0 | 
| T36 | 
2200 | 
0 | 
0 | 
0 | 
| T37 | 
2405 | 
0 | 
0 | 
0 | 
| T38 | 
1592 | 
0 | 
0 | 
0 | 
| T39 | 
1755 | 
0 | 
0 | 
0 | 
| T40 | 
1435 | 
0 | 
0 | 
0 | 
| T41 | 
1572 | 
0 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
46788525 | 
1323 | 
0 | 
0 | 
| T1 | 
68734 | 
0 | 
0 | 
0 | 
| T2 | 
0 | 
14 | 
0 | 
0 | 
| T3 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
3 | 
0 | 
0 | 
| T13 | 
0 | 
40 | 
0 | 
0 | 
| T14 | 
0 | 
3 | 
0 | 
0 | 
| T16 | 
0 | 
14 | 
0 | 
0 | 
| T17 | 
0 | 
7 | 
0 | 
0 | 
| T19 | 
58325 | 
0 | 
0 | 
0 | 
| T20 | 
2333 | 
0 | 
0 | 
0 | 
| T32 | 
102917 | 
4 | 
0 | 
0 | 
| T33 | 
0 | 
4 | 
0 | 
0 | 
| T34 | 
0 | 
5 | 
0 | 
0 | 
| T36 | 
1100 | 
0 | 
0 | 
0 | 
| T37 | 
1155 | 
0 | 
0 | 
0 | 
| T38 | 
1124 | 
0 | 
0 | 
0 | 
| T39 | 
842 | 
0 | 
0 | 
0 | 
| T40 | 
1602 | 
0 | 
0 | 
0 | 
| T41 | 
1572 | 
0 | 
0 | 
0 |