Line Coverage for Module : 
prim_sync_reqack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Module : 
prim_sync_reqack
 | Total | Covered | Percent | 
| Conditions | 6 | 3 | 50.00 | 
| Logical | 6 | 3 | 50.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T5,T6,T7 | 
| 1 | 1 | Covered | T5,T6,T7 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T6,T7 | 
Branch Coverage for Module : 
prim_sync_reqack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T7 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T7 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
Assert Coverage for Module : 
prim_sync_reqack
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
685961959 | 
1538049 | 
0 | 
0 | 
| T1 | 
112508 | 
18 | 
0 | 
0 | 
| T2 | 
580995 | 
15 | 
0 | 
0 | 
| T3 | 
133713 | 
8 | 
0 | 
0 | 
| T4 | 
7651 | 
3 | 
0 | 
0 | 
| T5 | 
943 | 
22 | 
0 | 
0 | 
| T6 | 
2701 | 
49 | 
0 | 
0 | 
| T7 | 
1132 | 
23 | 
0 | 
0 | 
| T9 | 
0 | 
4 | 
0 | 
0 | 
| T10 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
12 | 
0 | 
0 | 
| T13 | 
0 | 
7 | 
0 | 
0 | 
| T14 | 
0 | 
17 | 
0 | 
0 | 
| T16 | 
5234 | 
0 | 
0 | 
0 | 
| T17 | 
3927 | 
0 | 
0 | 
0 | 
| T18 | 
5415 | 
0 | 
0 | 
0 | 
| T19 | 
5850 | 
0 | 
0 | 
0 | 
| T20 | 
7302 | 
0 | 
0 | 
0 | 
| T21 | 
30843 | 
0 | 
0 | 
0 | 
| T22 | 
9603 | 
0 | 
0 | 
0 | 
| T23 | 
2307 | 
45 | 
0 | 
0 | 
| T24 | 
2366 | 
48 | 
0 | 
0 | 
| T25 | 
13062 | 
282 | 
0 | 
0 | 
| T26 | 
2433 | 
52 | 
0 | 
0 | 
| T27 | 
1561 | 
32 | 
0 | 
0 | 
| T28 | 
1374 | 
29 | 
0 | 
0 | 
| T29 | 
0 | 
7 | 
0 | 
0 | 
| T30 | 
0 | 
18 | 
0 | 
0 | 
| T31 | 
0 | 
14 | 
0 | 
0 | 
| T32 | 
947 | 
0 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
581232764 | 
70371 | 
0 | 
0 | 
| T1 | 
1256261 | 
78 | 
0 | 
0 | 
| T2 | 
2369692 | 
93 | 
0 | 
0 | 
| T3 | 
1126560 | 
55 | 
0 | 
0 | 
| T4 | 
43432 | 
4 | 
0 | 
0 | 
| T8 | 
0 | 
36 | 
0 | 
0 | 
| T9 | 
43114 | 
12 | 
0 | 
0 | 
| T10 | 
0 | 
11 | 
0 | 
0 | 
| T11 | 
0 | 
4 | 
0 | 
0 | 
| T12 | 
0 | 
27 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T14 | 
0 | 
35 | 
0 | 
0 | 
| T15 | 
0 | 
9 | 
0 | 
0 | 
| T16 | 
14513 | 
0 | 
0 | 
0 | 
| T17 | 
17140 | 
0 | 
0 | 
0 | 
| T18 | 
11848 | 
0 | 
0 | 
0 | 
| T19 | 
49160 | 
0 | 
0 | 
0 | 
| T20 | 
32944 | 
0 | 
0 | 
0 | 
| T21 | 
227678 | 
6 | 
0 | 
0 | 
| T22 | 
10239 | 
0 | 
0 | 
0 | 
| T29 | 
0 | 
29 | 
0 | 
0 | 
| T30 | 
0 | 
42 | 
0 | 
0 | 
| T31 | 
0 | 
21 | 
0 | 
0 | 
| T32 | 
6993 | 
0 | 
0 | 
0 | 
| T33 | 
0 | 
36 | 
0 | 
0 | 
| T34 | 
0 | 
4 | 
0 | 
0 | 
| T35 | 
0 | 
8 | 
0 | 
0 | 
| T36 | 
0 | 
25 | 
0 | 
0 | 
| T37 | 
0 | 
8 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_io_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_io_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Total | Covered | Percent | 
| Conditions | 3 | 3 | 100.00 | 
| Logical | 3 | 3 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T5,T6,T7 | 
| 1 | 1 | Covered | T5,T6,T7 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T5,T6,T7 | 
Branch Coverage for Instance : tb.dut.u_io_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T7 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T7 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
Assert Coverage for Instance : tb.dut.u_io_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
83935292 | 
294707 | 
0 | 
0 | 
| T4 | 
14078 | 
3 | 
0 | 
0 | 
| T5 | 
1296 | 
22 | 
0 | 
0 | 
| T6 | 
3074 | 
49 | 
0 | 
0 | 
| T7 | 
1603 | 
23 | 
0 | 
0 | 
| T23 | 
2844 | 
45 | 
0 | 
0 | 
| T24 | 
3138 | 
48 | 
0 | 
0 | 
| T25 | 
17536 | 
282 | 
0 | 
0 | 
| T26 | 
3337 | 
52 | 
0 | 
0 | 
| T27 | 
2161 | 
32 | 
0 | 
0 | 
| T28 | 
1926 | 
29 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1364699 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Total | Covered | Percent | 
| Conditions | 3 | 3 | 100.00 | 
| Logical | 3 | 3 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T5,T6,T7 | 
| 1 | 1 | Covered | T5,T6,T7 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T5,T6,T7 | 
Branch Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T7 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T7 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
41027343 | 
294633 | 
0 | 
0 | 
| T4 | 
5101 | 
3 | 
0 | 
0 | 
| T5 | 
629 | 
22 | 
0 | 
0 | 
| T6 | 
1802 | 
49 | 
0 | 
0 | 
| T7 | 
755 | 
23 | 
0 | 
0 | 
| T23 | 
1539 | 
45 | 
0 | 
0 | 
| T24 | 
1577 | 
48 | 
0 | 
0 | 
| T25 | 
8708 | 
282 | 
0 | 
0 | 
| T26 | 
1622 | 
52 | 
0 | 
0 | 
| T27 | 
1041 | 
32 | 
0 | 
0 | 
| T28 | 
916 | 
29 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1364699 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Total | Covered | Percent | 
| Conditions | 3 | 3 | 100.00 | 
| Logical | 3 | 3 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T5,T6,T7 | 
| 1 | 1 | Covered | T5,T6,T7 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T5,T6,T7 | 
Branch Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T7 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T7 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
20513269 | 
282121 | 
0 | 
0 | 
| T4 | 
2550 | 
3 | 
0 | 
0 | 
| T5 | 
314 | 
20 | 
0 | 
0 | 
| T6 | 
899 | 
47 | 
0 | 
0 | 
| T7 | 
377 | 
23 | 
0 | 
0 | 
| T23 | 
768 | 
43 | 
0 | 
0 | 
| T24 | 
789 | 
45 | 
0 | 
0 | 
| T25 | 
4354 | 
269 | 
0 | 
0 | 
| T26 | 
811 | 
50 | 
0 | 
0 | 
| T27 | 
520 | 
30 | 
0 | 
0 | 
| T28 | 
458 | 
27 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1364699 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_main_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_main_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Total | Covered | Percent | 
| Conditions | 3 | 3 | 100.00 | 
| Logical | 3 | 3 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T5,T6,T7 | 
| 1 | 1 | Covered | T5,T6,T7 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T5,T6,T7 | 
Branch Coverage for Instance : tb.dut.u_main_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T7 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T7 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
Assert Coverage for Instance : tb.dut.u_main_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
93072025 | 
296858 | 
0 | 
0 | 
| T4 | 
14664 | 
3 | 
0 | 
0 | 
| T5 | 
1352 | 
22 | 
0 | 
0 | 
| T6 | 
3203 | 
49 | 
0 | 
0 | 
| T7 | 
1671 | 
24 | 
0 | 
0 | 
| T23 | 
2963 | 
45 | 
0 | 
0 | 
| T24 | 
3269 | 
48 | 
0 | 
0 | 
| T25 | 
18268 | 
282 | 
0 | 
0 | 
| T26 | 
3475 | 
52 | 
0 | 
0 | 
| T27 | 
2251 | 
32 | 
0 | 
0 | 
| T28 | 
2006 | 
29 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1364699 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_usb_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_usb_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Total | Covered | Percent | 
| Conditions | 3 | 3 | 100.00 | 
| Logical | 3 | 3 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T5,T6,T7 | 
| 1 | 1 | Covered | T5,T6,T7 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T5,T6,T7 | 
Branch Coverage for Instance : tb.dut.u_usb_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T7 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T5,T6,T7 | 
| EVEN  | 
0 | 
- | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
1 | 
Covered | 
T5,T6,T7 | 
| ODD  | 
- | 
0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
Assert Coverage for Instance : tb.dut.u_usb_meas.u_meas.gen_clk_timeout_chk.u_timeout_ref_to_clk.u_ref_timeout
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
44695070 | 
296788 | 
0 | 
0 | 
| T4 | 
7039 | 
3 | 
0 | 
0 | 
| T5 | 
650 | 
21 | 
0 | 
0 | 
| T6 | 
1537 | 
49 | 
0 | 
0 | 
| T7 | 
801 | 
23 | 
0 | 
0 | 
| T23 | 
1422 | 
45 | 
0 | 
0 | 
| T24 | 
1569 | 
48 | 
0 | 
0 | 
| T25 | 
8768 | 
282 | 
0 | 
0 | 
| T26 | 
1668 | 
52 | 
0 | 
0 | 
| T27 | 
1080 | 
32 | 
0 | 
0 | 
| T28 | 
963 | 
29 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1364699 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T4,T1,T2 | 
| 1 | 1 | Covered | T4,T1,T2 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T4,T1,T2 | 
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T4,T1,T2 | 
| EVEN  | 
0 | 
- | 
Covered | 
T4,T1,T2 | 
| ODD  | 
- | 
1 | 
Covered | 
T4,T1,T2 | 
| ODD  | 
- | 
0 | 
Covered | 
T4,T1,T2 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T4,T1,T2 | 
| EVEN  | 
0 | 
- | 
Covered | 
T4,T1,T2 | 
| ODD  | 
- | 
1 | 
Covered | 
T4,T1,T2 | 
| ODD  | 
- | 
0 | 
Covered | 
T4,T1,T2 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40731842 | 
13333 | 
0 | 
0 | 
| T1 | 
56254 | 
41 | 
0 | 
0 | 
| T2 | 
193665 | 
62 | 
0 | 
0 | 
| T3 | 
44571 | 
34 | 
0 | 
0 | 
| T4 | 
9385 | 
4 | 
0 | 
0 | 
| T8 | 
0 | 
36 | 
0 | 
0 | 
| T9 | 
0 | 
9 | 
0 | 
0 | 
| T16 | 
2617 | 
0 | 
0 | 
0 | 
| T17 | 
1309 | 
0 | 
0 | 
0 | 
| T18 | 
1805 | 
0 | 
0 | 
0 | 
| T19 | 
1950 | 
0 | 
0 | 
0 | 
| T20 | 
2434 | 
0 | 
0 | 
0 | 
| T21 | 
10281 | 
6 | 
0 | 
0 | 
| T29 | 
0 | 
14 | 
0 | 
0 | 
| T33 | 
0 | 
36 | 
0 | 
0 | 
| T38 | 
0 | 
14 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
86363982 | 
12843 | 
0 | 
0 | 
| T1 | 
225015 | 
38 | 
0 | 
0 | 
| T2 | 
367890 | 
59 | 
0 | 
0 | 
| T3 | 
171151 | 
30 | 
0 | 
0 | 
| T4 | 
14078 | 
4 | 
0 | 
0 | 
| T8 | 
0 | 
36 | 
0 | 
0 | 
| T9 | 
0 | 
8 | 
0 | 
0 | 
| T16 | 
2617 | 
0 | 
0 | 
0 | 
| T17 | 
2619 | 
0 | 
0 | 
0 | 
| T18 | 
1805 | 
0 | 
0 | 
0 | 
| T19 | 
7492 | 
0 | 
0 | 
0 | 
| T20 | 
4868 | 
0 | 
0 | 
0 | 
| T21 | 
33720 | 
6 | 
0 | 
0 | 
| T29 | 
0 | 
14 | 
0 | 
0 | 
| T33 | 
0 | 
36 | 
0 | 
0 | 
| T38 | 
0 | 
14 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T4,T1,T2 | 
| 1 | 1 | Covered | T4,T1,T2 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T4,T1,T2 | 
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T4,T1,T2 | 
| EVEN  | 
0 | 
- | 
Covered | 
T4,T1,T2 | 
| ODD  | 
- | 
1 | 
Covered | 
T4,T1,T2 | 
| ODD  | 
- | 
0 | 
Covered | 
T4,T1,T2 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T4,T1,T2 | 
| EVEN  | 
0 | 
- | 
Covered | 
T4,T1,T2 | 
| ODD  | 
- | 
1 | 
Covered | 
T4,T1,T2 | 
| ODD  | 
- | 
0 | 
Covered | 
T4,T1,T2 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40731842 | 
13333 | 
0 | 
0 | 
| T1 | 
56254 | 
41 | 
0 | 
0 | 
| T2 | 
193665 | 
62 | 
0 | 
0 | 
| T3 | 
44571 | 
34 | 
0 | 
0 | 
| T4 | 
9385 | 
4 | 
0 | 
0 | 
| T8 | 
0 | 
36 | 
0 | 
0 | 
| T9 | 
0 | 
9 | 
0 | 
0 | 
| T16 | 
2617 | 
0 | 
0 | 
0 | 
| T17 | 
1309 | 
0 | 
0 | 
0 | 
| T18 | 
1805 | 
0 | 
0 | 
0 | 
| T19 | 
1950 | 
0 | 
0 | 
0 | 
| T20 | 
2434 | 
0 | 
0 | 
0 | 
| T21 | 
10281 | 
6 | 
0 | 
0 | 
| T29 | 
0 | 
14 | 
0 | 
0 | 
| T33 | 
0 | 
36 | 
0 | 
0 | 
| T38 | 
0 | 
14 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
42194161 | 
12841 | 
0 | 
0 | 
| T1 | 
112475 | 
38 | 
0 | 
0 | 
| T2 | 
180596 | 
59 | 
0 | 
0 | 
| T3 | 
85508 | 
30 | 
0 | 
0 | 
| T4 | 
5101 | 
4 | 
0 | 
0 | 
| T8 | 
0 | 
36 | 
0 | 
0 | 
| T9 | 
0 | 
8 | 
0 | 
0 | 
| T16 | 
1276 | 
0 | 
0 | 
0 | 
| T17 | 
1277 | 
0 | 
0 | 
0 | 
| T18 | 
890 | 
0 | 
0 | 
0 | 
| T19 | 
3692 | 
0 | 
0 | 
0 | 
| T20 | 
2735 | 
0 | 
0 | 
0 | 
| T21 | 
16834 | 
6 | 
0 | 
0 | 
| T29 | 
0 | 
14 | 
0 | 
0 | 
| T33 | 
0 | 
36 | 
0 | 
0 | 
| T38 | 
0 | 
14 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T4,T1,T2 | 
| 1 | 1 | Covered | T4,T1,T2 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T4,T1,T2 | 
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T4,T1,T2 | 
| EVEN  | 
0 | 
- | 
Covered | 
T4,T1,T2 | 
| ODD  | 
- | 
1 | 
Covered | 
T4,T1,T2 | 
| ODD  | 
- | 
0 | 
Covered | 
T4,T1,T2 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T4,T1,T2 | 
| EVEN  | 
0 | 
- | 
Covered | 
T4,T1,T2 | 
| ODD  | 
- | 
1 | 
Covered | 
T4,T1,T2 | 
| ODD  | 
- | 
0 | 
Covered | 
T4,T1,T2 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40731842 | 
13333 | 
0 | 
0 | 
| T1 | 
56254 | 
41 | 
0 | 
0 | 
| T2 | 
193665 | 
62 | 
0 | 
0 | 
| T3 | 
44571 | 
34 | 
0 | 
0 | 
| T4 | 
9385 | 
4 | 
0 | 
0 | 
| T8 | 
0 | 
36 | 
0 | 
0 | 
| T9 | 
0 | 
9 | 
0 | 
0 | 
| T16 | 
2617 | 
0 | 
0 | 
0 | 
| T17 | 
1309 | 
0 | 
0 | 
0 | 
| T18 | 
1805 | 
0 | 
0 | 
0 | 
| T19 | 
1950 | 
0 | 
0 | 
0 | 
| T20 | 
2434 | 
0 | 
0 | 
0 | 
| T21 | 
10281 | 
6 | 
0 | 
0 | 
| T29 | 
0 | 
14 | 
0 | 
0 | 
| T33 | 
0 | 
36 | 
0 | 
0 | 
| T38 | 
0 | 
14 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21096683 | 
12817 | 
0 | 
0 | 
| T1 | 
56237 | 
38 | 
0 | 
0 | 
| T2 | 
90295 | 
59 | 
0 | 
0 | 
| T3 | 
42754 | 
30 | 
0 | 
0 | 
| T4 | 
2550 | 
4 | 
0 | 
0 | 
| T8 | 
0 | 
29 | 
0 | 
0 | 
| T9 | 
0 | 
8 | 
0 | 
0 | 
| T16 | 
638 | 
0 | 
0 | 
0 | 
| T17 | 
638 | 
0 | 
0 | 
0 | 
| T18 | 
445 | 
0 | 
0 | 
0 | 
| T19 | 
1846 | 
0 | 
0 | 
0 | 
| T20 | 
1365 | 
0 | 
0 | 
0 | 
| T21 | 
8417 | 
6 | 
0 | 
0 | 
| T29 | 
0 | 
14 | 
0 | 
0 | 
| T33 | 
0 | 
36 | 
0 | 
0 | 
| T38 | 
0 | 
14 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T4,T1,T2 | 
| 1 | 1 | Covered | T4,T1,T2 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T4,T1,T2 | 
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T4,T1,T2 | 
| EVEN  | 
0 | 
- | 
Covered | 
T4,T1,T2 | 
| ODD  | 
- | 
1 | 
Covered | 
T4,T1,T2 | 
| ODD  | 
- | 
0 | 
Covered | 
T4,T1,T2 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T4,T1,T2 | 
| EVEN  | 
0 | 
- | 
Covered | 
T4,T1,T2 | 
| ODD  | 
- | 
1 | 
Covered | 
T4,T1,T2 | 
| ODD  | 
- | 
0 | 
Covered | 
T4,T1,T2 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40731842 | 
13333 | 
0 | 
0 | 
| T1 | 
56254 | 
41 | 
0 | 
0 | 
| T2 | 
193665 | 
62 | 
0 | 
0 | 
| T3 | 
44571 | 
34 | 
0 | 
0 | 
| T4 | 
9385 | 
4 | 
0 | 
0 | 
| T8 | 
0 | 
36 | 
0 | 
0 | 
| T9 | 
0 | 
9 | 
0 | 
0 | 
| T16 | 
2617 | 
0 | 
0 | 
0 | 
| T17 | 
1309 | 
0 | 
0 | 
0 | 
| T18 | 
1805 | 
0 | 
0 | 
0 | 
| T19 | 
1950 | 
0 | 
0 | 
0 | 
| T20 | 
2434 | 
0 | 
0 | 
0 | 
| T21 | 
10281 | 
6 | 
0 | 
0 | 
| T29 | 
0 | 
14 | 
0 | 
0 | 
| T33 | 
0 | 
36 | 
0 | 
0 | 
| T38 | 
0 | 
14 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
95602006 | 
12843 | 
0 | 
0 | 
| T1 | 
234398 | 
38 | 
0 | 
0 | 
| T2 | 
359231 | 
59 | 
0 | 
0 | 
| T3 | 
178288 | 
30 | 
0 | 
0 | 
| T4 | 
14664 | 
4 | 
0 | 
0 | 
| T8 | 
0 | 
36 | 
0 | 
0 | 
| T9 | 
0 | 
8 | 
0 | 
0 | 
| T16 | 
2726 | 
0 | 
0 | 
0 | 
| T17 | 
2727 | 
0 | 
0 | 
0 | 
| T18 | 
1881 | 
0 | 
0 | 
0 | 
| T19 | 
7804 | 
0 | 
0 | 
0 | 
| T20 | 
5070 | 
0 | 
0 | 
0 | 
| T21 | 
35127 | 
6 | 
0 | 
0 | 
| T29 | 
0 | 
14 | 
0 | 
0 | 
| T33 | 
0 | 
36 | 
0 | 
0 | 
| T38 | 
0 | 
14 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T4,T1,T2 | 
| 1 | 1 | Covered | T4,T1,T2 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T4,T1,T2 | 
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T4,T1,T2 | 
| EVEN  | 
0 | 
- | 
Covered | 
T4,T1,T2 | 
| ODD  | 
- | 
1 | 
Covered | 
T1,T2,T3 | 
| ODD  | 
- | 
0 | 
Covered | 
T4,T1,T2 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T4,T1,T2 | 
| EVEN  | 
0 | 
- | 
Covered | 
T4,T1,T2 | 
| ODD  | 
- | 
1 | 
Covered | 
T1,T2,T3 | 
| ODD  | 
- | 
0 | 
Covered | 
T4,T1,T2 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_arb.gen_wr_req.u_dst_update_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40731842 | 
12848 | 
0 | 
0 | 
| T1 | 
56254 | 
41 | 
0 | 
0 | 
| T2 | 
193665 | 
62 | 
0 | 
0 | 
| T3 | 
44571 | 
34 | 
0 | 
0 | 
| T4 | 
9385 | 
2 | 
0 | 
0 | 
| T8 | 
0 | 
18 | 
0 | 
0 | 
| T9 | 
0 | 
9 | 
0 | 
0 | 
| T16 | 
2617 | 
0 | 
0 | 
0 | 
| T17 | 
1309 | 
0 | 
0 | 
0 | 
| T18 | 
1805 | 
0 | 
0 | 
0 | 
| T19 | 
1950 | 
0 | 
0 | 
0 | 
| T20 | 
2434 | 
0 | 
0 | 
0 | 
| T21 | 
10281 | 
6 | 
0 | 
0 | 
| T29 | 
0 | 
14 | 
0 | 
0 | 
| T33 | 
0 | 
36 | 
0 | 
0 | 
| T38 | 
0 | 
7 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
45909438 | 
12265 | 
0 | 
0 | 
| T1 | 
112513 | 
38 | 
0 | 
0 | 
| T2 | 
186834 | 
59 | 
0 | 
0 | 
| T3 | 
85579 | 
30 | 
0 | 
0 | 
| T4 | 
7039 | 
2 | 
0 | 
0 | 
| T8 | 
0 | 
3 | 
0 | 
0 | 
| T9 | 
0 | 
8 | 
0 | 
0 | 
| T16 | 
1308 | 
0 | 
0 | 
0 | 
| T17 | 
1309 | 
0 | 
0 | 
0 | 
| T18 | 
903 | 
0 | 
0 | 
0 | 
| T19 | 
3746 | 
0 | 
0 | 
0 | 
| T20 | 
2434 | 
0 | 
0 | 
0 | 
| T21 | 
19741 | 
6 | 
0 | 
0 | 
| T29 | 
0 | 
14 | 
0 | 
0 | 
| T33 | 
0 | 
36 | 
0 | 
0 | 
| T38 | 
0 | 
7 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_io_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_io_meas.u_err_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T2,T3,T29 | 
| 1 | 1 | Covered | T2,T3,T29 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T2,T3,T29 | 
Branch Coverage for Instance : tb.dut.u_io_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T2,T3,T29 | 
| EVEN  | 
0 | 
- | 
Covered | 
T2,T3,T29 | 
| ODD  | 
- | 
1 | 
Covered | 
T2,T3,T29 | 
| ODD  | 
- | 
0 | 
Covered | 
T2,T3,T29 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T2,T3,T29 | 
| EVEN  | 
0 | 
- | 
Covered | 
T2,T3,T29 | 
| ODD  | 
- | 
1 | 
Covered | 
T2,T3,T29 | 
| ODD  | 
- | 
0 | 
Covered | 
T2,T3,T29 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
Assert Coverage for Instance : tb.dut.u_io_meas.u_err_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
39811950 | 
1455 | 
0 | 
0 | 
| T2 | 
193665 | 
8 | 
0 | 
0 | 
| T3 | 
44571 | 
6 | 
0 | 
0 | 
| T9 | 
22455 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
9 | 
0 | 
0 | 
| T14 | 
0 | 
8 | 
0 | 
0 | 
| T17 | 
1309 | 
0 | 
0 | 
0 | 
| T18 | 
1805 | 
0 | 
0 | 
0 | 
| T19 | 
1950 | 
0 | 
0 | 
0 | 
| T20 | 
2434 | 
0 | 
0 | 
0 | 
| T21 | 
10281 | 
0 | 
0 | 
0 | 
| T22 | 
3201 | 
0 | 
0 | 
0 | 
| T29 | 
0 | 
8 | 
0 | 
0 | 
| T30 | 
0 | 
21 | 
0 | 
0 | 
| T31 | 
0 | 
7 | 
0 | 
0 | 
| T32 | 
947 | 
0 | 
0 | 
0 | 
| T34 | 
0 | 
4 | 
0 | 
0 | 
| T36 | 
0 | 
25 | 
0 | 
0 | 
| T37 | 
0 | 
8 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
83935292 | 
1455 | 
0 | 
0 | 
| T2 | 
367890 | 
8 | 
0 | 
0 | 
| T3 | 
171151 | 
6 | 
0 | 
0 | 
| T9 | 
43114 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
9 | 
0 | 
0 | 
| T14 | 
0 | 
8 | 
0 | 
0 | 
| T17 | 
2619 | 
0 | 
0 | 
0 | 
| T18 | 
1805 | 
0 | 
0 | 
0 | 
| T19 | 
7492 | 
0 | 
0 | 
0 | 
| T20 | 
4868 | 
0 | 
0 | 
0 | 
| T21 | 
33720 | 
0 | 
0 | 
0 | 
| T22 | 
3135 | 
0 | 
0 | 
0 | 
| T29 | 
0 | 
8 | 
0 | 
0 | 
| T30 | 
0 | 
21 | 
0 | 
0 | 
| T31 | 
0 | 
7 | 
0 | 
0 | 
| T32 | 
6993 | 
0 | 
0 | 
0 | 
| T34 | 
0 | 
4 | 
0 | 
0 | 
| T36 | 
0 | 
25 | 
0 | 
0 | 
| T37 | 
0 | 
8 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_io_div2_meas.u_err_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_io_div2_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T1,T2,T3 | 
| EVEN  | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| ODD  | 
- | 
1 | 
Covered | 
T1,T2,T3 | 
| ODD  | 
- | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T1,T2,T3 | 
| EVEN  | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| ODD  | 
- | 
1 | 
Covered | 
T1,T2,T3 | 
| ODD  | 
- | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_err_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
39811950 | 
1431 | 
0 | 
0 | 
| T1 | 
56254 | 
8 | 
0 | 
0 | 
| T2 | 
193665 | 
12 | 
0 | 
0 | 
| T3 | 
44571 | 
8 | 
0 | 
0 | 
| T9 | 
0 | 
4 | 
0 | 
0 | 
| T10 | 
0 | 
3 | 
0 | 
0 | 
| T12 | 
0 | 
4 | 
0 | 
0 | 
| T13 | 
0 | 
7 | 
0 | 
0 | 
| T14 | 
0 | 
11 | 
0 | 
0 | 
| T16 | 
2617 | 
0 | 
0 | 
0 | 
| T17 | 
1309 | 
0 | 
0 | 
0 | 
| T18 | 
1805 | 
0 | 
0 | 
0 | 
| T19 | 
1950 | 
0 | 
0 | 
0 | 
| T20 | 
2434 | 
0 | 
0 | 
0 | 
| T21 | 
10281 | 
0 | 
0 | 
0 | 
| T22 | 
3201 | 
0 | 
0 | 
0 | 
| T30 | 
0 | 
15 | 
0 | 
0 | 
| T31 | 
0 | 
3 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
41027343 | 
1431 | 
0 | 
0 | 
| T1 | 
112475 | 
8 | 
0 | 
0 | 
| T2 | 
180596 | 
12 | 
0 | 
0 | 
| T3 | 
85508 | 
8 | 
0 | 
0 | 
| T9 | 
0 | 
4 | 
0 | 
0 | 
| T10 | 
0 | 
3 | 
0 | 
0 | 
| T12 | 
0 | 
4 | 
0 | 
0 | 
| T13 | 
0 | 
7 | 
0 | 
0 | 
| T14 | 
0 | 
11 | 
0 | 
0 | 
| T16 | 
1276 | 
0 | 
0 | 
0 | 
| T17 | 
1277 | 
0 | 
0 | 
0 | 
| T18 | 
890 | 
0 | 
0 | 
0 | 
| T19 | 
3692 | 
0 | 
0 | 
0 | 
| T20 | 
2735 | 
0 | 
0 | 
0 | 
| T21 | 
16834 | 
0 | 
0 | 
0 | 
| T22 | 
1514 | 
0 | 
0 | 
0 | 
| T30 | 
0 | 
15 | 
0 | 
0 | 
| T31 | 
0 | 
3 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_io_div4_meas.u_err_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T29 | 
| 1 | 1 | Covered | T1,T2,T29 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T1,T2,T29 | 
Branch Coverage for Instance : tb.dut.u_io_div4_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T1,T2,T29 | 
| EVEN  | 
0 | 
- | 
Covered | 
T1,T2,T29 | 
| ODD  | 
- | 
1 | 
Covered | 
T1,T2,T29 | 
| ODD  | 
- | 
0 | 
Covered | 
T1,T2,T29 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T1,T2,T29 | 
| EVEN  | 
0 | 
- | 
Covered | 
T1,T2,T29 | 
| ODD  | 
- | 
1 | 
Covered | 
T1,T2,T29 | 
| ODD  | 
- | 
0 | 
Covered | 
T1,T2,T29 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_err_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
39811950 | 
1232 | 
0 | 
0 | 
| T1 | 
56254 | 
10 | 
0 | 
0 | 
| T2 | 
193665 | 
3 | 
0 | 
0 | 
| T3 | 
44571 | 
0 | 
0 | 
0 | 
| T10 | 
0 | 
4 | 
0 | 
0 | 
| T12 | 
0 | 
8 | 
0 | 
0 | 
| T14 | 
0 | 
6 | 
0 | 
0 | 
| T15 | 
0 | 
6 | 
0 | 
0 | 
| T16 | 
2617 | 
0 | 
0 | 
0 | 
| T17 | 
1309 | 
0 | 
0 | 
0 | 
| T18 | 
1805 | 
0 | 
0 | 
0 | 
| T19 | 
1950 | 
0 | 
0 | 
0 | 
| T20 | 
2434 | 
0 | 
0 | 
0 | 
| T21 | 
10281 | 
0 | 
0 | 
0 | 
| T22 | 
3201 | 
0 | 
0 | 
0 | 
| T29 | 
0 | 
7 | 
0 | 
0 | 
| T30 | 
0 | 
3 | 
0 | 
0 | 
| T31 | 
0 | 
11 | 
0 | 
0 | 
| T35 | 
0 | 
8 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
20513269 | 
1232 | 
0 | 
0 | 
| T1 | 
56237 | 
10 | 
0 | 
0 | 
| T2 | 
90295 | 
3 | 
0 | 
0 | 
| T3 | 
42754 | 
0 | 
0 | 
0 | 
| T10 | 
0 | 
4 | 
0 | 
0 | 
| T12 | 
0 | 
8 | 
0 | 
0 | 
| T14 | 
0 | 
6 | 
0 | 
0 | 
| T15 | 
0 | 
6 | 
0 | 
0 | 
| T16 | 
638 | 
0 | 
0 | 
0 | 
| T17 | 
638 | 
0 | 
0 | 
0 | 
| T18 | 
445 | 
0 | 
0 | 
0 | 
| T19 | 
1846 | 
0 | 
0 | 
0 | 
| T20 | 
1365 | 
0 | 
0 | 
0 | 
| T21 | 
8417 | 
0 | 
0 | 
0 | 
| T22 | 
757 | 
0 | 
0 | 
0 | 
| T29 | 
0 | 
7 | 
0 | 
0 | 
| T30 | 
0 | 
3 | 
0 | 
0 | 
| T31 | 
0 | 
11 | 
0 | 
0 | 
| T35 | 
0 | 
8 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_main_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_main_meas.u_err_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_main_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T1,T2,T3 | 
| EVEN  | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| ODD  | 
- | 
1 | 
Covered | 
T1,T2,T3 | 
| ODD  | 
- | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T1,T2,T3 | 
| EVEN  | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| ODD  | 
- | 
1 | 
Covered | 
T1,T2,T3 | 
| ODD  | 
- | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
Assert Coverage for Instance : tb.dut.u_main_meas.u_err_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
39811950 | 
1320 | 
0 | 
0 | 
| T1 | 
56254 | 
22 | 
0 | 
0 | 
| T2 | 
193665 | 
11 | 
0 | 
0 | 
| T3 | 
44571 | 
11 | 
0 | 
0 | 
| T10 | 
0 | 
4 | 
0 | 
0 | 
| T11 | 
0 | 
4 | 
0 | 
0 | 
| T12 | 
0 | 
6 | 
0 | 
0 | 
| T13 | 
0 | 
8 | 
0 | 
0 | 
| T14 | 
0 | 
10 | 
0 | 
0 | 
| T15 | 
0 | 
3 | 
0 | 
0 | 
| T16 | 
2617 | 
0 | 
0 | 
0 | 
| T17 | 
1309 | 
0 | 
0 | 
0 | 
| T18 | 
1805 | 
0 | 
0 | 
0 | 
| T19 | 
1950 | 
0 | 
0 | 
0 | 
| T20 | 
2434 | 
0 | 
0 | 
0 | 
| T21 | 
10281 | 
0 | 
0 | 
0 | 
| T22 | 
3201 | 
0 | 
0 | 
0 | 
| T30 | 
0 | 
3 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
93072025 | 
1320 | 
0 | 
0 | 
| T1 | 
234398 | 
22 | 
0 | 
0 | 
| T2 | 
359231 | 
11 | 
0 | 
0 | 
| T3 | 
178288 | 
11 | 
0 | 
0 | 
| T10 | 
0 | 
4 | 
0 | 
0 | 
| T11 | 
0 | 
4 | 
0 | 
0 | 
| T12 | 
0 | 
6 | 
0 | 
0 | 
| T13 | 
0 | 
8 | 
0 | 
0 | 
| T14 | 
0 | 
10 | 
0 | 
0 | 
| T15 | 
0 | 
3 | 
0 | 
0 | 
| T16 | 
2726 | 
0 | 
0 | 
0 | 
| T17 | 
2727 | 
0 | 
0 | 
0 | 
| T18 | 
1881 | 
0 | 
0 | 
0 | 
| T19 | 
7804 | 
0 | 
0 | 
0 | 
| T20 | 
5070 | 
0 | 
0 | 
0 | 
| T21 | 
35127 | 
0 | 
0 | 
0 | 
| T22 | 
3266 | 
0 | 
0 | 
0 | 
| T30 | 
0 | 
3 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_usb_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_usb_meas.u_err_sync
 | Total | Covered | Percent | 
| Conditions | 4 | 3 | 75.00 | 
| Logical | 4 | 3 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T10 | 
| 1 | 1 | Covered | T1,T2,T10 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests | Exclude Annotation | 
| 0 | 1 | Excluded |  | 
VC_COV_UNR | 
| 1 | 0 | Excluded |  | 
VC_COV_UNR | 
| 1 | 1 | Covered | T1,T2,T10 | 
Branch Coverage for Instance : tb.dut.u_usb_meas.u_err_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T1,T2,T10 | 
| EVEN  | 
0 | 
- | 
Covered | 
T1,T2,T10 | 
| ODD  | 
- | 
1 | 
Covered | 
T1,T2,T10 | 
| ODD  | 
- | 
0 | 
Covered | 
T1,T2,T10 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T1,T2,T10 | 
| EVEN  | 
0 | 
- | 
Covered | 
T1,T2,T10 | 
| ODD  | 
- | 
1 | 
Covered | 
T1,T2,T10 | 
| ODD  | 
- | 
0 | 
Covered | 
T1,T2,T10 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T6,T7 | 
| 0 | 
Covered | 
T5,T6,T7 | 
Assert Coverage for Instance : tb.dut.u_usb_meas.u_err_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
39811950 | 
1324 | 
0 | 
0 | 
| T1 | 
56254 | 
9 | 
0 | 
0 | 
| T2 | 
193665 | 
4 | 
0 | 
0 | 
| T3 | 
44571 | 
0 | 
0 | 
0 | 
| T10 | 
0 | 
4 | 
0 | 
0 | 
| T11 | 
0 | 
3 | 
0 | 
0 | 
| T12 | 
0 | 
9 | 
0 | 
0 | 
| T14 | 
0 | 
13 | 
0 | 
0 | 
| T15 | 
0 | 
11 | 
0 | 
0 | 
| T16 | 
2617 | 
0 | 
0 | 
0 | 
| T17 | 
1309 | 
0 | 
0 | 
0 | 
| T18 | 
1805 | 
0 | 
0 | 
0 | 
| T19 | 
1950 | 
0 | 
0 | 
0 | 
| T20 | 
2434 | 
0 | 
0 | 
0 | 
| T21 | 
10281 | 
0 | 
0 | 
0 | 
| T22 | 
3201 | 
0 | 
0 | 
0 | 
| T31 | 
0 | 
14 | 
0 | 
0 | 
| T35 | 
0 | 
4 | 
0 | 
0 | 
| T36 | 
0 | 
35 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
44695070 | 
1324 | 
0 | 
0 | 
| T1 | 
112513 | 
9 | 
0 | 
0 | 
| T2 | 
186834 | 
4 | 
0 | 
0 | 
| T3 | 
85579 | 
0 | 
0 | 
0 | 
| T10 | 
0 | 
4 | 
0 | 
0 | 
| T11 | 
0 | 
3 | 
0 | 
0 | 
| T12 | 
0 | 
9 | 
0 | 
0 | 
| T14 | 
0 | 
13 | 
0 | 
0 | 
| T15 | 
0 | 
11 | 
0 | 
0 | 
| T16 | 
1308 | 
0 | 
0 | 
0 | 
| T17 | 
1309 | 
0 | 
0 | 
0 | 
| T18 | 
903 | 
0 | 
0 | 
0 | 
| T19 | 
3746 | 
0 | 
0 | 
0 | 
| T20 | 
2434 | 
0 | 
0 | 
0 | 
| T21 | 
19741 | 
0 | 
0 | 
0 | 
| T22 | 
1567 | 
0 | 
0 | 
0 | 
| T31 | 
0 | 
14 | 
0 | 
0 | 
| T35 | 
0 | 
4 | 
0 | 
0 | 
| T36 | 
0 | 
35 | 
0 | 
0 |