Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T6,T7
10CoveredT26,T27,T19
11CoveredT26,T27,T1

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 67807685 2843 0 0
g_div2.Div2Whole_A 67807685 3395 0 0
g_div4.Div4Stepped_A 32976617 2779 0 0
g_div4.Div4Whole_A 32976617 3226 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 67807685 2843 0 0
T1 292111 8 0 0
T2 193435 0 0 0
T11 0 10 0 0
T18 2287 0 0 0
T19 2559 6 0 0
T20 3857 3 0 0
T21 3659 0 0 0
T22 4181 0 0 0
T26 17768 1 0 0
T27 1827 0 0 0
T28 22835 0 0 0
T32 0 9 0 0
T33 0 20 0 0
T86 0 1 0 0
T87 0 3 0 0
T101 0 8 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 67807685 3395 0 0
T1 292111 8 0 0
T2 193435 0 0 0
T11 0 17 0 0
T18 2287 0 0 0
T19 2559 8 0 0
T20 3857 3 0 0
T21 3659 0 0 0
T22 4181 0 0 0
T23 6690 0 0 0
T27 1827 2 0 0
T28 22835 0 0 0
T32 0 9 0 0
T33 0 29 0 0
T86 0 1 0 0
T87 0 4 0 0
T101 0 8 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 32976617 2779 0 0
T1 141847 8 0 0
T2 96691 0 0 0
T11 0 10 0 0
T18 1083 0 0 0
T19 1424 6 0 0
T20 1988 3 0 0
T21 1790 0 0 0
T22 2051 0 0 0
T26 16735 1 0 0
T27 882 0 0 0
T28 11365 0 0 0
T32 0 9 0 0
T33 0 19 0 0
T86 0 1 0 0
T87 0 3 0 0
T101 0 8 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 32976617 3226 0 0
T1 141847 8 0 0
T2 96691 0 0 0
T11 0 15 0 0
T18 1083 0 0 0
T19 1424 8 0 0
T20 1988 3 0 0
T21 1790 0 0 0
T22 2051 0 0 0
T23 3312 0 0 0
T27 882 2 0 0
T28 11365 0 0 0
T32 0 9 0 0
T33 0 19 0 0
T86 0 1 0 0
T87 0 4 0 0
T101 0 7 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T6,T7
10CoveredT26,T27,T19
11CoveredT26,T27,T1

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 67807685 2843 0 0
g_div2.Div2Whole_A 67807685 3395 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 67807685 2843 0 0
T1 292111 8 0 0
T2 193435 0 0 0
T11 0 10 0 0
T18 2287 0 0 0
T19 2559 6 0 0
T20 3857 3 0 0
T21 3659 0 0 0
T22 4181 0 0 0
T26 17768 1 0 0
T27 1827 0 0 0
T28 22835 0 0 0
T32 0 9 0 0
T33 0 20 0 0
T86 0 1 0 0
T87 0 3 0 0
T101 0 8 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 67807685 3395 0 0
T1 292111 8 0 0
T2 193435 0 0 0
T11 0 17 0 0
T18 2287 0 0 0
T19 2559 8 0 0
T20 3857 3 0 0
T21 3659 0 0 0
T22 4181 0 0 0
T23 6690 0 0 0
T27 1827 2 0 0
T28 22835 0 0 0
T32 0 9 0 0
T33 0 29 0 0
T86 0 1 0 0
T87 0 4 0 0
T101 0 8 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T6,T7
10CoveredT26,T27,T19
11CoveredT26,T27,T1

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 32976617 2779 0 0
g_div4.Div4Whole_A 32976617 3226 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 32976617 2779 0 0
T1 141847 8 0 0
T2 96691 0 0 0
T11 0 10 0 0
T18 1083 0 0 0
T19 1424 6 0 0
T20 1988 3 0 0
T21 1790 0 0 0
T22 2051 0 0 0
T26 16735 1 0 0
T27 882 0 0 0
T28 11365 0 0 0
T32 0 9 0 0
T33 0 19 0 0
T86 0 1 0 0
T87 0 3 0 0
T101 0 8 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 32976617 3226 0 0
T1 141847 8 0 0
T2 96691 0 0 0
T11 0 15 0 0
T18 1083 0 0 0
T19 1424 8 0 0
T20 1988 3 0 0
T21 1790 0 0 0
T22 2051 0 0 0
T23 3312 0 0 0
T27 882 2 0 0
T28 11365 0 0 0
T32 0 9 0 0
T33 0 19 0 0
T86 0 1 0 0
T87 0 4 0 0
T101 0 7 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%