Line Coverage for Module : 
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 ) 
Line Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| ALWAYS | 117 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 96 | 
4 | 
4 | 
| 117 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Line Coverage for Module : 
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 ) 
Line Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 145 | 0 | 0 |  | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 145 | 
 | 
unreachable | 
| 146 | 
 | 
unreachable | 
| 148 | 
 | 
unreachable | 
| 155 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Line Coverage for Module : 
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 ) 
Line Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 8 | 8 | 100.00 | 
| CONT_ASSIGN | 124 | 1 | 1 | 100.00 | 
| ALWAYS | 128 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 124 | 
1 | 
1 | 
| 128 | 
1 | 
1 | 
| 168 | 
6 | 
6 | 
Line Coverage for Module : 
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 ) 
Line Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 124 | 1 | 1 | 100.00 | 
| ALWAYS | 128 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 124 | 
1 | 
1 | 
| 128 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Cond Coverage for Module : 
prim_mubi4_sync
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T4,T5,T6 | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T4,T5,T6 | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T4,T5,T6 | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T4,T5,T6 | 
Branch Coverage for Module : 
prim_mubi4_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
8 | 
8 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T4,T5,T6 | 
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T4,T5,T6 | 
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T4,T5,T6 | 
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T4,T5,T6 | 
Assert Coverage for Module : 
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22540 | 
22540 | 
0 | 
0 | 
| T1 | 
28 | 
28 | 
0 | 
0 | 
| T2 | 
28 | 
28 | 
0 | 
0 | 
| T4 | 
28 | 
28 | 
0 | 
0 | 
| T5 | 
28 | 
28 | 
0 | 
0 | 
| T6 | 
28 | 
28 | 
0 | 
0 | 
| T16 | 
28 | 
28 | 
0 | 
0 | 
| T17 | 
28 | 
28 | 
0 | 
0 | 
| T18 | 
28 | 
28 | 
0 | 
0 | 
| T19 | 
28 | 
28 | 
0 | 
0 | 
| T21 | 
28 | 
28 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1914740845 | 
1826671323 | 
0 | 
0 | 
| T1 | 
10252031 | 
9393416 | 
0 | 
0 | 
| T2 | 
2345361 | 
2340425 | 
0 | 
0 | 
| T4 | 
54459 | 
52322 | 
0 | 
0 | 
| T5 | 
50630 | 
44188 | 
0 | 
0 | 
| T6 | 
111011 | 
110098 | 
0 | 
0 | 
| T16 | 
51880 | 
48280 | 
0 | 
0 | 
| T17 | 
41420 | 
39128 | 
0 | 
0 | 
| T18 | 
51484 | 
49270 | 
0 | 
0 | 
| T19 | 
93822 | 
92026 | 
0 | 
0 | 
| T21 | 
118927 | 
116161 | 
0 | 
0 | 
gen_flops.gen_no_stable_chks.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
240916272 | 
225372822 | 
0 | 
14490 | 
| T1 | 
2366946 | 
2149746 | 
0 | 
18 | 
| T2 | 
218178 | 
217620 | 
0 | 
18 | 
| T4 | 
5064 | 
4806 | 
0 | 
18 | 
| T5 | 
11598 | 
9984 | 
0 | 
18 | 
| T6 | 
3546 | 
3498 | 
0 | 
18 | 
| T16 | 
11880 | 
10938 | 
0 | 
18 | 
| T17 | 
6420 | 
5988 | 
0 | 
18 | 
| T18 | 
8568 | 
8172 | 
0 | 
18 | 
| T19 | 
4536 | 
4416 | 
0 | 
18 | 
| T21 | 
11016 | 
10716 | 
0 | 
18 | 
gen_flops.gen_stable_chks.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
635093649 | 
604621580 | 
0 | 
16905 | 
| T1 | 
2729534 | 
2481742 | 
0 | 
21 | 
| T2 | 
824256 | 
822210 | 
0 | 
21 | 
| T4 | 
19147 | 
18208 | 
0 | 
21 | 
| T5 | 
13548 | 
11661 | 
0 | 
21 | 
| T6 | 
43079 | 
42636 | 
0 | 
21 | 
| T16 | 
13782 | 
12688 | 
0 | 
21 | 
| T17 | 
12968 | 
12110 | 
0 | 
21 | 
| T18 | 
15761 | 
14989 | 
0 | 
21 | 
| T19 | 
35597 | 
34773 | 
0 | 
21 | 
| T21 | 
41636 | 
40543 | 
0 | 
21 | 
gen_flops.gen_stable_chks.OutputIfUnstable_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
635093649 | 
135293 | 
0 | 
0 | 
| T1 | 
2729534 | 
1798 | 
0 | 
0 | 
| T2 | 
824256 | 
8 | 
0 | 
0 | 
| T3 | 
955561 | 
415 | 
0 | 
0 | 
| T4 | 
14080 | 
16 | 
0 | 
0 | 
| T5 | 
7808 | 
89 | 
0 | 
0 | 
| T6 | 
43079 | 
17 | 
0 | 
0 | 
| T9 | 
154712 | 
0 | 
0 | 
0 | 
| T10 | 
0 | 
89 | 
0 | 
0 | 
| T11 | 
0 | 
449 | 
0 | 
0 | 
| T16 | 
13782 | 
139 | 
0 | 
0 | 
| T17 | 
12968 | 
8 | 
0 | 
0 | 
| T18 | 
15761 | 
69 | 
0 | 
0 | 
| T19 | 
35597 | 
19 | 
0 | 
0 | 
| T21 | 
41636 | 
162 | 
0 | 
0 | 
| T105 | 
0 | 
100 | 
0 | 
0 | 
| T106 | 
0 | 
119 | 
0 | 
0 | 
| T107 | 
0 | 
127 | 
0 | 
0 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1038730924 | 
996582209 | 
0 | 
0 | 
| T1 | 
5155551 | 
4761499 | 
0 | 
0 | 
| T2 | 
1302927 | 
1300517 | 
0 | 
0 | 
| T4 | 
30248 | 
29269 | 
0 | 
0 | 
| T5 | 
25484 | 
22504 | 
0 | 
0 | 
| T6 | 
64386 | 
63925 | 
0 | 
0 | 
| T16 | 
26218 | 
24615 | 
0 | 
0 | 
| T17 | 
22032 | 
20991 | 
0 | 
0 | 
| T18 | 
27155 | 
26070 | 
0 | 
0 | 
| T19 | 
53689 | 
52798 | 
0 | 
0 | 
| T21 | 
66275 | 
64863 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| ALWAYS | 117 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 96 | 
4 | 
4 | 
| 117 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T6,T21,T1 | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T6,T21,T1 | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T6,T21,T1 | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T6,T21,T1 | 
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
8 | 
8 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T21,T1 | 
| 0 | 
Covered | 
T4,T5,T6 | 
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T21,T1 | 
| 0 | 
Covered | 
T4,T5,T6 | 
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T21,T1 | 
| 0 | 
Covered | 
T4,T5,T6 | 
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T21,T1 | 
| 0 | 
Covered | 
T4,T5,T6 | 
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
805 | 
805 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T21 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
103025813 | 
98242754 | 
0 | 
0 | 
| T1 | 
362588 | 
332029 | 
0 | 
0 | 
| T2 | 
145454 | 
145100 | 
0 | 
0 | 
| T4 | 
3379 | 
3217 | 
0 | 
0 | 
| T5 | 
1874 | 
1616 | 
0 | 
0 | 
| T6 | 
8109 | 
8029 | 
0 | 
0 | 
| T16 | 
1902 | 
1753 | 
0 | 
0 | 
| T17 | 
2096 | 
1961 | 
0 | 
0 | 
| T18 | 
2549 | 
2428 | 
0 | 
0 | 
| T19 | 
6597 | 
6448 | 
0 | 
0 | 
| T21 | 
7348 | 
7158 | 
0 | 
0 | 
gen_flops.gen_stable_chks.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
103025813 | 
98235638 | 
0 | 
2415 | 
| T1 | 
362588 | 
331996 | 
0 | 
3 | 
| T2 | 
145454 | 
145094 | 
0 | 
3 | 
| T4 | 
3379 | 
3214 | 
0 | 
3 | 
| T5 | 
1874 | 
1613 | 
0 | 
3 | 
| T6 | 
8109 | 
8026 | 
0 | 
3 | 
| T16 | 
1902 | 
1750 | 
0 | 
3 | 
| T17 | 
2096 | 
1958 | 
0 | 
3 | 
| T18 | 
2549 | 
2425 | 
0 | 
3 | 
| T19 | 
6597 | 
6445 | 
0 | 
3 | 
| T21 | 
7348 | 
7155 | 
0 | 
3 | 
gen_flops.gen_stable_chks.OutputIfUnstable_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
103025813 | 
20050 | 
0 | 
0 | 
| T1 | 
362588 | 
208 | 
0 | 
0 | 
| T2 | 
145454 | 
0 | 
0 | 
0 | 
| T3 | 
305369 | 
175 | 
0 | 
0 | 
| T6 | 
8109 | 
4 | 
0 | 
0 | 
| T9 | 
103142 | 
0 | 
0 | 
0 | 
| T10 | 
0 | 
38 | 
0 | 
0 | 
| T11 | 
0 | 
197 | 
0 | 
0 | 
| T16 | 
1902 | 
33 | 
0 | 
0 | 
| T17 | 
2096 | 
0 | 
0 | 
0 | 
| T18 | 
2549 | 
0 | 
0 | 
0 | 
| T19 | 
6597 | 
0 | 
0 | 
0 | 
| T21 | 
7348 | 
38 | 
0 | 
0 | 
| T105 | 
0 | 
57 | 
0 | 
0 | 
| T106 | 
0 | 
65 | 
0 | 
0 | 
| T107 | 
0 | 
61 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 145 | 0 | 0 |  | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 145 | 
 | 
unreachable | 
| 146 | 
 | 
unreachable | 
| 148 | 
 | 
unreachable | 
| 155 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
805 | 
805 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T21 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
37569487 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
36363 | 
36276 | 
0 | 
0 | 
| T4 | 
844 | 
804 | 
0 | 
0 | 
| T5 | 
1933 | 
1667 | 
0 | 
0 | 
| T6 | 
591 | 
586 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
1070 | 
1001 | 
0 | 
0 | 
| T18 | 
1428 | 
1365 | 
0 | 
0 | 
| T19 | 
756 | 
739 | 
0 | 
0 | 
| T21 | 
1836 | 
1789 | 
0 | 
0 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
37569487 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
36363 | 
36276 | 
0 | 
0 | 
| T4 | 
844 | 
804 | 
0 | 
0 | 
| T5 | 
1933 | 
1667 | 
0 | 
0 | 
| T6 | 
591 | 
586 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
1070 | 
1001 | 
0 | 
0 | 
| T18 | 
1428 | 
1365 | 
0 | 
0 | 
| T19 | 
756 | 
739 | 
0 | 
0 | 
| T21 | 
1836 | 
1789 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 145 | 0 | 0 |  | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 145 | 
 | 
unreachable | 
| 146 | 
 | 
unreachable | 
| 148 | 
 | 
unreachable | 
| 155 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
805 | 
805 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T21 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
37569487 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
36363 | 
36276 | 
0 | 
0 | 
| T4 | 
844 | 
804 | 
0 | 
0 | 
| T5 | 
1933 | 
1667 | 
0 | 
0 | 
| T6 | 
591 | 
586 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
1070 | 
1001 | 
0 | 
0 | 
| T18 | 
1428 | 
1365 | 
0 | 
0 | 
| T19 | 
756 | 
739 | 
0 | 
0 | 
| T21 | 
1836 | 
1789 | 
0 | 
0 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
37569487 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
36363 | 
36276 | 
0 | 
0 | 
| T4 | 
844 | 
804 | 
0 | 
0 | 
| T5 | 
1933 | 
1667 | 
0 | 
0 | 
| T6 | 
591 | 
586 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
1070 | 
1001 | 
0 | 
0 | 
| T18 | 
1428 | 
1365 | 
0 | 
0 | 
| T19 | 
756 | 
739 | 
0 | 
0 | 
| T21 | 
1836 | 
1789 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| ALWAYS | 117 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 96 | 
4 | 
4 | 
| 117 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T6,T21,T1 | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T6,T21,T1 | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T6,T21,T1 | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T6,T21,T1 | 
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
8 | 
8 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T21,T1 | 
| 0 | 
Covered | 
T4,T5,T6 | 
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T21,T1 | 
| 0 | 
Covered | 
T4,T5,T6 | 
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T21,T1 | 
| 0 | 
Covered | 
T4,T5,T6 | 
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T21,T1 | 
| 0 | 
Covered | 
T4,T5,T6 | 
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
805 | 
805 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T21 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
37569487 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
36363 | 
36276 | 
0 | 
0 | 
| T4 | 
844 | 
804 | 
0 | 
0 | 
| T5 | 
1933 | 
1667 | 
0 | 
0 | 
| T6 | 
591 | 
586 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
1070 | 
1001 | 
0 | 
0 | 
| T18 | 
1428 | 
1365 | 
0 | 
0 | 
| T19 | 
756 | 
739 | 
0 | 
0 | 
| T21 | 
1836 | 
1789 | 
0 | 
0 | 
gen_flops.gen_stable_chks.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
37562137 | 
0 | 
2415 | 
| T1 | 
394491 | 
358291 | 
0 | 
3 | 
| T2 | 
36363 | 
36270 | 
0 | 
3 | 
| T4 | 
844 | 
801 | 
0 | 
3 | 
| T5 | 
1933 | 
1664 | 
0 | 
3 | 
| T6 | 
591 | 
583 | 
0 | 
3 | 
| T16 | 
1980 | 
1823 | 
0 | 
3 | 
| T17 | 
1070 | 
998 | 
0 | 
3 | 
| T18 | 
1428 | 
1362 | 
0 | 
3 | 
| T19 | 
756 | 
736 | 
0 | 
3 | 
| T21 | 
1836 | 
1786 | 
0 | 
3 | 
gen_flops.gen_stable_chks.OutputIfUnstable_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
12151 | 
0 | 
0 | 
| T1 | 
394491 | 
136 | 
0 | 
0 | 
| T2 | 
36363 | 
0 | 
0 | 
0 | 
| T3 | 
325096 | 
115 | 
0 | 
0 | 
| T6 | 
591 | 
3 | 
0 | 
0 | 
| T9 | 
25785 | 
0 | 
0 | 
0 | 
| T10 | 
0 | 
24 | 
0 | 
0 | 
| T11 | 
0 | 
118 | 
0 | 
0 | 
| T16 | 
1980 | 
26 | 
0 | 
0 | 
| T17 | 
1070 | 
0 | 
0 | 
0 | 
| T18 | 
1428 | 
0 | 
0 | 
0 | 
| T19 | 
756 | 
0 | 
0 | 
0 | 
| T21 | 
1836 | 
25 | 
0 | 
0 | 
| T105 | 
0 | 
19 | 
0 | 
0 | 
| T106 | 
0 | 
26 | 
0 | 
0 | 
| T107 | 
0 | 
45 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| ALWAYS | 117 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 96 | 
4 | 
4 | 
| 117 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T6,T21,T1 | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T6,T21,T1 | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T6,T21,T1 | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T6,T21,T1 | 
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
8 | 
8 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T21,T1 | 
| 0 | 
Covered | 
T4,T5,T6 | 
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T21,T1 | 
| 0 | 
Covered | 
T4,T5,T6 | 
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T21,T1 | 
| 0 | 
Covered | 
T4,T5,T6 | 
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T21,T1 | 
| 0 | 
Covered | 
T4,T5,T6 | 
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
805 | 
805 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T21 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
37569487 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
36363 | 
36276 | 
0 | 
0 | 
| T4 | 
844 | 
804 | 
0 | 
0 | 
| T5 | 
1933 | 
1667 | 
0 | 
0 | 
| T6 | 
591 | 
586 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
1070 | 
1001 | 
0 | 
0 | 
| T18 | 
1428 | 
1365 | 
0 | 
0 | 
| T19 | 
756 | 
739 | 
0 | 
0 | 
| T21 | 
1836 | 
1789 | 
0 | 
0 | 
gen_flops.gen_stable_chks.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
37562137 | 
0 | 
2415 | 
| T1 | 
394491 | 
358291 | 
0 | 
3 | 
| T2 | 
36363 | 
36270 | 
0 | 
3 | 
| T4 | 
844 | 
801 | 
0 | 
3 | 
| T5 | 
1933 | 
1664 | 
0 | 
3 | 
| T6 | 
591 | 
583 | 
0 | 
3 | 
| T16 | 
1980 | 
1823 | 
0 | 
3 | 
| T17 | 
1070 | 
998 | 
0 | 
3 | 
| T18 | 
1428 | 
1362 | 
0 | 
3 | 
| T19 | 
756 | 
736 | 
0 | 
3 | 
| T21 | 
1836 | 
1786 | 
0 | 
3 | 
gen_flops.gen_stable_chks.OutputIfUnstable_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
13830 | 
0 | 
0 | 
| T1 | 
394491 | 
168 | 
0 | 
0 | 
| T2 | 
36363 | 
0 | 
0 | 
0 | 
| T3 | 
325096 | 
125 | 
0 | 
0 | 
| T6 | 
591 | 
4 | 
0 | 
0 | 
| T9 | 
25785 | 
0 | 
0 | 
0 | 
| T10 | 
0 | 
27 | 
0 | 
0 | 
| T11 | 
0 | 
134 | 
0 | 
0 | 
| T16 | 
1980 | 
22 | 
0 | 
0 | 
| T17 | 
1070 | 
0 | 
0 | 
0 | 
| T18 | 
1428 | 
0 | 
0 | 
0 | 
| T19 | 
756 | 
0 | 
0 | 
0 | 
| T21 | 
1836 | 
39 | 
0 | 
0 | 
| T105 | 
0 | 
24 | 
0 | 
0 | 
| T106 | 
0 | 
28 | 
0 | 
0 | 
| T107 | 
0 | 
21 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 145 | 0 | 0 |  | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 145 | 
 | 
unreachable | 
| 146 | 
 | 
unreachable | 
| 148 | 
 | 
unreachable | 
| 155 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
805 | 
805 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T21 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
112940603 | 
110376679 | 
0 | 
0 | 
| T1 | 
394491 | 
380694 | 
0 | 
0 | 
| T2 | 
151519 | 
151350 | 
0 | 
0 | 
| T4 | 
3520 | 
3494 | 
0 | 
0 | 
| T5 | 
1952 | 
1826 | 
0 | 
0 | 
| T6 | 
8447 | 
8407 | 
0 | 
0 | 
| T16 | 
1980 | 
1954 | 
0 | 
0 | 
| T17 | 
2183 | 
2157 | 
0 | 
0 | 
| T18 | 
2589 | 
2506 | 
0 | 
0 | 
| T19 | 
6872 | 
6803 | 
0 | 
0 | 
| T21 | 
7654 | 
7514 | 
0 | 
0 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
112940603 | 
110376679 | 
0 | 
0 | 
| T1 | 
394491 | 
380694 | 
0 | 
0 | 
| T2 | 
151519 | 
151350 | 
0 | 
0 | 
| T4 | 
3520 | 
3494 | 
0 | 
0 | 
| T5 | 
1952 | 
1826 | 
0 | 
0 | 
| T6 | 
8447 | 
8407 | 
0 | 
0 | 
| T16 | 
1980 | 
1954 | 
0 | 
0 | 
| T17 | 
2183 | 
2157 | 
0 | 
0 | 
| T18 | 
2589 | 
2506 | 
0 | 
0 | 
| T19 | 
6872 | 
6803 | 
0 | 
0 | 
| T21 | 
7654 | 
7514 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 145 | 0 | 0 |  | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 145 | 
 | 
unreachable | 
| 146 | 
 | 
unreachable | 
| 148 | 
 | 
unreachable | 
| 155 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
805 | 
805 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T21 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
103025813 | 
100632615 | 
0 | 
0 | 
| T1 | 
362588 | 
350625 | 
0 | 
0 | 
| T2 | 
145454 | 
145292 | 
0 | 
0 | 
| T4 | 
3379 | 
3354 | 
0 | 
0 | 
| T5 | 
1874 | 
1753 | 
0 | 
0 | 
| T6 | 
8109 | 
8070 | 
0 | 
0 | 
| T16 | 
1902 | 
1877 | 
0 | 
0 | 
| T17 | 
2096 | 
2071 | 
0 | 
0 | 
| T18 | 
2549 | 
2469 | 
0 | 
0 | 
| T19 | 
6597 | 
6530 | 
0 | 
0 | 
| T21 | 
7348 | 
7213 | 
0 | 
0 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
103025813 | 
100632615 | 
0 | 
0 | 
| T1 | 
362588 | 
350625 | 
0 | 
0 | 
| T2 | 
145454 | 
145292 | 
0 | 
0 | 
| T4 | 
3379 | 
3354 | 
0 | 
0 | 
| T5 | 
1874 | 
1753 | 
0 | 
0 | 
| T6 | 
8109 | 
8070 | 
0 | 
0 | 
| T16 | 
1902 | 
1877 | 
0 | 
0 | 
| T17 | 
2096 | 
2071 | 
0 | 
0 | 
| T18 | 
2549 | 
2469 | 
0 | 
0 | 
| T19 | 
6597 | 
6530 | 
0 | 
0 | 
| T21 | 
7348 | 
7213 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 145 | 0 | 0 |  | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 145 | 
 | 
unreachable | 
| 146 | 
 | 
unreachable | 
| 148 | 
 | 
unreachable | 
| 155 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
805 | 
805 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T21 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
50565137 | 
50565137 | 
0 | 
0 | 
| T1 | 
176139 | 
176139 | 
0 | 
0 | 
| T2 | 
72647 | 
72647 | 
0 | 
0 | 
| T4 | 
1677 | 
1677 | 
0 | 
0 | 
| T5 | 
877 | 
877 | 
0 | 
0 | 
| T6 | 
4294 | 
4294 | 
0 | 
0 | 
| T16 | 
1058 | 
1058 | 
0 | 
0 | 
| T17 | 
1036 | 
1036 | 
0 | 
0 | 
| T18 | 
1235 | 
1235 | 
0 | 
0 | 
| T19 | 
3265 | 
3265 | 
0 | 
0 | 
| T21 | 
3979 | 
3979 | 
0 | 
0 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
50565137 | 
50565137 | 
0 | 
0 | 
| T1 | 
176139 | 
176139 | 
0 | 
0 | 
| T2 | 
72647 | 
72647 | 
0 | 
0 | 
| T4 | 
1677 | 
1677 | 
0 | 
0 | 
| T5 | 
877 | 
877 | 
0 | 
0 | 
| T6 | 
4294 | 
4294 | 
0 | 
0 | 
| T16 | 
1058 | 
1058 | 
0 | 
0 | 
| T17 | 
1036 | 
1036 | 
0 | 
0 | 
| T18 | 
1235 | 
1235 | 
0 | 
0 | 
| T19 | 
3265 | 
3265 | 
0 | 
0 | 
| T21 | 
3979 | 
3979 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 145 | 0 | 0 |  | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 145 | 
 | 
unreachable | 
| 146 | 
 | 
unreachable | 
| 148 | 
 | 
unreachable | 
| 155 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
805 | 
805 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T21 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
25282098 | 
25282098 | 
0 | 
0 | 
| T1 | 
88065 | 
88065 | 
0 | 
0 | 
| T2 | 
36323 | 
36323 | 
0 | 
0 | 
| T4 | 
839 | 
839 | 
0 | 
0 | 
| T5 | 
438 | 
438 | 
0 | 
0 | 
| T6 | 
2147 | 
2147 | 
0 | 
0 | 
| T16 | 
527 | 
527 | 
0 | 
0 | 
| T17 | 
518 | 
518 | 
0 | 
0 | 
| T18 | 
617 | 
617 | 
0 | 
0 | 
| T19 | 
1633 | 
1633 | 
0 | 
0 | 
| T21 | 
1988 | 
1988 | 
0 | 
0 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
25282098 | 
25282098 | 
0 | 
0 | 
| T1 | 
88065 | 
88065 | 
0 | 
0 | 
| T2 | 
36323 | 
36323 | 
0 | 
0 | 
| T4 | 
839 | 
839 | 
0 | 
0 | 
| T5 | 
438 | 
438 | 
0 | 
0 | 
| T6 | 
2147 | 
2147 | 
0 | 
0 | 
| T16 | 
527 | 
527 | 
0 | 
0 | 
| T17 | 
518 | 
518 | 
0 | 
0 | 
| T18 | 
617 | 
617 | 
0 | 
0 | 
| T19 | 
1633 | 
1633 | 
0 | 
0 | 
| T21 | 
1988 | 
1988 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 145 | 0 | 0 |  | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 145 | 
 | 
unreachable | 
| 146 | 
 | 
unreachable | 
| 148 | 
 | 
unreachable | 
| 155 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
805 | 
805 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T21 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
54238589 | 
53018294 | 
0 | 
0 | 
| T1 | 
189358 | 
182736 | 
0 | 
0 | 
| T2 | 
72730 | 
72649 | 
0 | 
0 | 
| T4 | 
1689 | 
1677 | 
0 | 
0 | 
| T5 | 
937 | 
876 | 
0 | 
0 | 
| T6 | 
4055 | 
4035 | 
0 | 
0 | 
| T16 | 
951 | 
939 | 
0 | 
0 | 
| T17 | 
1047 | 
1035 | 
0 | 
0 | 
| T18 | 
1241 | 
1201 | 
0 | 
0 | 
| T19 | 
3298 | 
3265 | 
0 | 
0 | 
| T21 | 
3674 | 
3607 | 
0 | 
0 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
54238589 | 
53018294 | 
0 | 
0 | 
| T1 | 
189358 | 
182736 | 
0 | 
0 | 
| T2 | 
72730 | 
72649 | 
0 | 
0 | 
| T4 | 
1689 | 
1677 | 
0 | 
0 | 
| T5 | 
937 | 
876 | 
0 | 
0 | 
| T6 | 
4055 | 
4035 | 
0 | 
0 | 
| T16 | 
951 | 
939 | 
0 | 
0 | 
| T17 | 
1047 | 
1035 | 
0 | 
0 | 
| T18 | 
1241 | 
1201 | 
0 | 
0 | 
| T19 | 
3298 | 
3265 | 
0 | 
0 | 
| T21 | 
3674 | 
3607 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 8 | 8 | 100.00 | 
| CONT_ASSIGN | 124 | 1 | 1 | 100.00 | 
| ALWAYS | 128 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 124 | 
1 | 
1 | 
| 128 | 
1 | 
1 | 
| 168 | 
6 | 
6 | 
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
805 | 
805 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T21 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
37569487 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
36363 | 
36276 | 
0 | 
0 | 
| T4 | 
844 | 
804 | 
0 | 
0 | 
| T5 | 
1933 | 
1667 | 
0 | 
0 | 
| T6 | 
591 | 
586 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
1070 | 
1001 | 
0 | 
0 | 
| T18 | 
1428 | 
1365 | 
0 | 
0 | 
| T19 | 
756 | 
739 | 
0 | 
0 | 
| T21 | 
1836 | 
1789 | 
0 | 
0 | 
gen_flops.gen_no_stable_chks.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
37562137 | 
0 | 
2415 | 
| T1 | 
394491 | 
358291 | 
0 | 
3 | 
| T2 | 
36363 | 
36270 | 
0 | 
3 | 
| T4 | 
844 | 
801 | 
0 | 
3 | 
| T5 | 
1933 | 
1664 | 
0 | 
3 | 
| T6 | 
591 | 
583 | 
0 | 
3 | 
| T16 | 
1980 | 
1823 | 
0 | 
3 | 
| T17 | 
1070 | 
998 | 
0 | 
3 | 
| T18 | 
1428 | 
1362 | 
0 | 
3 | 
| T19 | 
756 | 
736 | 
0 | 
3 | 
| T21 | 
1836 | 
1786 | 
0 | 
3 | 
 
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 124 | 1 | 1 | 100.00 | 
| ALWAYS | 128 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 124 | 
1 | 
1 | 
| 128 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
805 | 
805 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T21 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
37569487 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
36363 | 
36276 | 
0 | 
0 | 
| T4 | 
844 | 
804 | 
0 | 
0 | 
| T5 | 
1933 | 
1667 | 
0 | 
0 | 
| T6 | 
591 | 
586 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
1070 | 
1001 | 
0 | 
0 | 
| T18 | 
1428 | 
1365 | 
0 | 
0 | 
| T19 | 
756 | 
739 | 
0 | 
0 | 
| T21 | 
1836 | 
1789 | 
0 | 
0 | 
gen_flops.gen_no_stable_chks.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
37562137 | 
0 | 
2415 | 
| T1 | 
394491 | 
358291 | 
0 | 
3 | 
| T2 | 
36363 | 
36270 | 
0 | 
3 | 
| T4 | 
844 | 
801 | 
0 | 
3 | 
| T5 | 
1933 | 
1664 | 
0 | 
3 | 
| T6 | 
591 | 
583 | 
0 | 
3 | 
| T16 | 
1980 | 
1823 | 
0 | 
3 | 
| T17 | 
1070 | 
998 | 
0 | 
3 | 
| T18 | 
1428 | 
1362 | 
0 | 
3 | 
| T19 | 
756 | 
736 | 
0 | 
3 | 
| T21 | 
1836 | 
1786 | 
0 | 
3 | 
 
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 124 | 1 | 1 | 100.00 | 
| ALWAYS | 128 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 124 | 
1 | 
1 | 
| 128 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
805 | 
805 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T21 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
37569487 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
36363 | 
36276 | 
0 | 
0 | 
| T4 | 
844 | 
804 | 
0 | 
0 | 
| T5 | 
1933 | 
1667 | 
0 | 
0 | 
| T6 | 
591 | 
586 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
1070 | 
1001 | 
0 | 
0 | 
| T18 | 
1428 | 
1365 | 
0 | 
0 | 
| T19 | 
756 | 
739 | 
0 | 
0 | 
| T21 | 
1836 | 
1789 | 
0 | 
0 | 
gen_flops.gen_no_stable_chks.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
37562137 | 
0 | 
2415 | 
| T1 | 
394491 | 
358291 | 
0 | 
3 | 
| T2 | 
36363 | 
36270 | 
0 | 
3 | 
| T4 | 
844 | 
801 | 
0 | 
3 | 
| T5 | 
1933 | 
1664 | 
0 | 
3 | 
| T6 | 
591 | 
583 | 
0 | 
3 | 
| T16 | 
1980 | 
1823 | 
0 | 
3 | 
| T17 | 
1070 | 
998 | 
0 | 
3 | 
| T18 | 
1428 | 
1362 | 
0 | 
3 | 
| T19 | 
756 | 
736 | 
0 | 
3 | 
| T21 | 
1836 | 
1786 | 
0 | 
3 | 
 
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 124 | 1 | 1 | 100.00 | 
| ALWAYS | 128 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 124 | 
1 | 
1 | 
| 128 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
805 | 
805 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T21 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
37569487 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
36363 | 
36276 | 
0 | 
0 | 
| T4 | 
844 | 
804 | 
0 | 
0 | 
| T5 | 
1933 | 
1667 | 
0 | 
0 | 
| T6 | 
591 | 
586 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
1070 | 
1001 | 
0 | 
0 | 
| T18 | 
1428 | 
1365 | 
0 | 
0 | 
| T19 | 
756 | 
739 | 
0 | 
0 | 
| T21 | 
1836 | 
1789 | 
0 | 
0 | 
gen_flops.gen_no_stable_chks.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
37562137 | 
0 | 
2415 | 
| T1 | 
394491 | 
358291 | 
0 | 
3 | 
| T2 | 
36363 | 
36270 | 
0 | 
3 | 
| T4 | 
844 | 
801 | 
0 | 
3 | 
| T5 | 
1933 | 
1664 | 
0 | 
3 | 
| T6 | 
591 | 
583 | 
0 | 
3 | 
| T16 | 
1980 | 
1823 | 
0 | 
3 | 
| T17 | 
1070 | 
998 | 
0 | 
3 | 
| T18 | 
1428 | 
1362 | 
0 | 
3 | 
| T19 | 
756 | 
736 | 
0 | 
3 | 
| T21 | 
1836 | 
1786 | 
0 | 
3 | 
 
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 124 | 1 | 1 | 100.00 | 
| ALWAYS | 128 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 124 | 
1 | 
1 | 
| 128 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
805 | 
805 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T21 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
37569487 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
36363 | 
36276 | 
0 | 
0 | 
| T4 | 
844 | 
804 | 
0 | 
0 | 
| T5 | 
1933 | 
1667 | 
0 | 
0 | 
| T6 | 
591 | 
586 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
1070 | 
1001 | 
0 | 
0 | 
| T18 | 
1428 | 
1365 | 
0 | 
0 | 
| T19 | 
756 | 
739 | 
0 | 
0 | 
| T21 | 
1836 | 
1789 | 
0 | 
0 | 
gen_flops.gen_no_stable_chks.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
37562137 | 
0 | 
2415 | 
| T1 | 
394491 | 
358291 | 
0 | 
3 | 
| T2 | 
36363 | 
36270 | 
0 | 
3 | 
| T4 | 
844 | 
801 | 
0 | 
3 | 
| T5 | 
1933 | 
1664 | 
0 | 
3 | 
| T6 | 
591 | 
583 | 
0 | 
3 | 
| T16 | 
1980 | 
1823 | 
0 | 
3 | 
| T17 | 
1070 | 
998 | 
0 | 
3 | 
| T18 | 
1428 | 
1362 | 
0 | 
3 | 
| T19 | 
756 | 
736 | 
0 | 
3 | 
| T21 | 
1836 | 
1786 | 
0 | 
3 | 
 
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 124 | 1 | 1 | 100.00 | 
| ALWAYS | 128 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 124 | 
1 | 
1 | 
| 128 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
805 | 
805 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T21 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
37569487 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
36363 | 
36276 | 
0 | 
0 | 
| T4 | 
844 | 
804 | 
0 | 
0 | 
| T5 | 
1933 | 
1667 | 
0 | 
0 | 
| T6 | 
591 | 
586 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
1070 | 
1001 | 
0 | 
0 | 
| T18 | 
1428 | 
1365 | 
0 | 
0 | 
| T19 | 
756 | 
739 | 
0 | 
0 | 
| T21 | 
1836 | 
1789 | 
0 | 
0 | 
gen_flops.gen_no_stable_chks.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
37562137 | 
0 | 
2415 | 
| T1 | 
394491 | 
358291 | 
0 | 
3 | 
| T2 | 
36363 | 
36270 | 
0 | 
3 | 
| T4 | 
844 | 
801 | 
0 | 
3 | 
| T5 | 
1933 | 
1664 | 
0 | 
3 | 
| T6 | 
591 | 
583 | 
0 | 
3 | 
| T16 | 
1980 | 
1823 | 
0 | 
3 | 
| T17 | 
1070 | 
998 | 
0 | 
3 | 
| T18 | 
1428 | 
1362 | 
0 | 
3 | 
| T19 | 
756 | 
736 | 
0 | 
3 | 
| T21 | 
1836 | 
1786 | 
0 | 
3 | 
 
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 145 | 0 | 0 |  | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 145 | 
 | 
unreachable | 
| 146 | 
 | 
unreachable | 
| 148 | 
 | 
unreachable | 
| 155 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
805 | 
805 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T21 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
37569487 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
36363 | 
36276 | 
0 | 
0 | 
| T4 | 
844 | 
804 | 
0 | 
0 | 
| T5 | 
1933 | 
1667 | 
0 | 
0 | 
| T6 | 
591 | 
586 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
1070 | 
1001 | 
0 | 
0 | 
| T18 | 
1428 | 
1365 | 
0 | 
0 | 
| T19 | 
756 | 
739 | 
0 | 
0 | 
| T21 | 
1836 | 
1789 | 
0 | 
0 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
37569487 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
36363 | 
36276 | 
0 | 
0 | 
| T4 | 
844 | 
804 | 
0 | 
0 | 
| T5 | 
1933 | 
1667 | 
0 | 
0 | 
| T6 | 
591 | 
586 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
1070 | 
1001 | 
0 | 
0 | 
| T18 | 
1428 | 
1365 | 
0 | 
0 | 
| T19 | 
756 | 
739 | 
0 | 
0 | 
| T21 | 
1836 | 
1789 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 145 | 0 | 0 |  | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 145 | 
 | 
unreachable | 
| 146 | 
 | 
unreachable | 
| 148 | 
 | 
unreachable | 
| 155 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
805 | 
805 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T21 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
37569487 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
36363 | 
36276 | 
0 | 
0 | 
| T4 | 
844 | 
804 | 
0 | 
0 | 
| T5 | 
1933 | 
1667 | 
0 | 
0 | 
| T6 | 
591 | 
586 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
1070 | 
1001 | 
0 | 
0 | 
| T18 | 
1428 | 
1365 | 
0 | 
0 | 
| T19 | 
756 | 
739 | 
0 | 
0 | 
| T21 | 
1836 | 
1789 | 
0 | 
0 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
37569487 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
36363 | 
36276 | 
0 | 
0 | 
| T4 | 
844 | 
804 | 
0 | 
0 | 
| T5 | 
1933 | 
1667 | 
0 | 
0 | 
| T6 | 
591 | 
586 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
1070 | 
1001 | 
0 | 
0 | 
| T18 | 
1428 | 
1365 | 
0 | 
0 | 
| T19 | 
756 | 
739 | 
0 | 
0 | 
| T21 | 
1836 | 
1789 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 145 | 0 | 0 |  | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 145 | 
 | 
unreachable | 
| 146 | 
 | 
unreachable | 
| 148 | 
 | 
unreachable | 
| 155 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
805 | 
805 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T21 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
37569487 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
36363 | 
36276 | 
0 | 
0 | 
| T4 | 
844 | 
804 | 
0 | 
0 | 
| T5 | 
1933 | 
1667 | 
0 | 
0 | 
| T6 | 
591 | 
586 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
1070 | 
1001 | 
0 | 
0 | 
| T18 | 
1428 | 
1365 | 
0 | 
0 | 
| T19 | 
756 | 
739 | 
0 | 
0 | 
| T21 | 
1836 | 
1789 | 
0 | 
0 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
37569487 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
36363 | 
36276 | 
0 | 
0 | 
| T4 | 
844 | 
804 | 
0 | 
0 | 
| T5 | 
1933 | 
1667 | 
0 | 
0 | 
| T6 | 
591 | 
586 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
1070 | 
1001 | 
0 | 
0 | 
| T18 | 
1428 | 
1365 | 
0 | 
0 | 
| T19 | 
756 | 
739 | 
0 | 
0 | 
| T21 | 
1836 | 
1789 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 145 | 0 | 0 |  | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 145 | 
 | 
unreachable | 
| 146 | 
 | 
unreachable | 
| 148 | 
 | 
unreachable | 
| 155 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
805 | 
805 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T21 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
37569487 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
36363 | 
36276 | 
0 | 
0 | 
| T4 | 
844 | 
804 | 
0 | 
0 | 
| T5 | 
1933 | 
1667 | 
0 | 
0 | 
| T6 | 
591 | 
586 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
1070 | 
1001 | 
0 | 
0 | 
| T18 | 
1428 | 
1365 | 
0 | 
0 | 
| T19 | 
756 | 
739 | 
0 | 
0 | 
| T21 | 
1836 | 
1789 | 
0 | 
0 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40152712 | 
37569487 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
36363 | 
36276 | 
0 | 
0 | 
| T4 | 
844 | 
804 | 
0 | 
0 | 
| T5 | 
1933 | 
1667 | 
0 | 
0 | 
| T6 | 
591 | 
586 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
1070 | 
1001 | 
0 | 
0 | 
| T18 | 
1428 | 
1365 | 
0 | 
0 | 
| T19 | 
756 | 
739 | 
0 | 
0 | 
| T21 | 
1836 | 
1789 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| ALWAYS | 117 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 96 | 
4 | 
4 | 
| 117 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T4,T5,T6 | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T4,T5,T6 | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T4,T5,T6 | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T4,T5,T6 | 
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
8 | 
8 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T4,T5,T6 | 
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T4,T5,T6 | 
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T4,T5,T6 | 
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T4,T5,T6 | 
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
805 | 
805 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T21 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
112940603 | 
107822616 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
151519 | 
151150 | 
0 | 
0 | 
| T4 | 
3520 | 
3351 | 
0 | 
0 | 
| T5 | 
1952 | 
1683 | 
0 | 
0 | 
| T6 | 
8447 | 
8364 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
2183 | 
2042 | 
0 | 
0 | 
| T18 | 
2589 | 
2463 | 
0 | 
0 | 
| T19 | 
6872 | 
6717 | 
0 | 
0 | 
| T21 | 
7654 | 
7457 | 
0 | 
0 | 
gen_flops.gen_stable_chks.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
112940603 | 
107815417 | 
0 | 
2415 | 
| T1 | 
394491 | 
358291 | 
0 | 
3 | 
| T2 | 
151519 | 
151144 | 
0 | 
3 | 
| T4 | 
3520 | 
3348 | 
0 | 
3 | 
| T5 | 
1952 | 
1680 | 
0 | 
3 | 
| T6 | 
8447 | 
8361 | 
0 | 
3 | 
| T16 | 
1980 | 
1823 | 
0 | 
3 | 
| T17 | 
2183 | 
2039 | 
0 | 
3 | 
| T18 | 
2589 | 
2460 | 
0 | 
3 | 
| T19 | 
6872 | 
6714 | 
0 | 
3 | 
| T21 | 
7654 | 
7454 | 
0 | 
3 | 
gen_flops.gen_stable_chks.OutputIfUnstable_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
112940603 | 
22623 | 
0 | 
0 | 
| T1 | 
394491 | 
342 | 
0 | 
0 | 
| T2 | 
151519 | 
2 | 
0 | 
0 | 
| T4 | 
3520 | 
5 | 
0 | 
0 | 
| T5 | 
1952 | 
25 | 
0 | 
0 | 
| T6 | 
8447 | 
3 | 
0 | 
0 | 
| T16 | 
1980 | 
13 | 
0 | 
0 | 
| T17 | 
2183 | 
2 | 
0 | 
0 | 
| T18 | 
2589 | 
19 | 
0 | 
0 | 
| T19 | 
6872 | 
4 | 
0 | 
0 | 
| T21 | 
7654 | 
18 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 145 | 0 | 0 |  | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 145 | 
 | 
unreachable | 
| 146 | 
 | 
unreachable | 
| 148 | 
 | 
unreachable | 
| 155 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
805 | 
805 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T21 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
112940603 | 
107822616 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
151519 | 
151150 | 
0 | 
0 | 
| T4 | 
3520 | 
3351 | 
0 | 
0 | 
| T5 | 
1952 | 
1683 | 
0 | 
0 | 
| T6 | 
8447 | 
8364 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
2183 | 
2042 | 
0 | 
0 | 
| T18 | 
2589 | 
2463 | 
0 | 
0 | 
| T19 | 
6872 | 
6717 | 
0 | 
0 | 
| T21 | 
7654 | 
7457 | 
0 | 
0 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
112940603 | 
107822616 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
151519 | 
151150 | 
0 | 
0 | 
| T4 | 
3520 | 
3351 | 
0 | 
0 | 
| T5 | 
1952 | 
1683 | 
0 | 
0 | 
| T6 | 
8447 | 
8364 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
2183 | 
2042 | 
0 | 
0 | 
| T18 | 
2589 | 
2463 | 
0 | 
0 | 
| T19 | 
6872 | 
6717 | 
0 | 
0 | 
| T21 | 
7654 | 
7457 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| ALWAYS | 117 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 96 | 
4 | 
4 | 
| 117 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T4,T5,T6 | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T4,T5,T6 | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T4,T5,T6 | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T4,T5,T6 | 
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
8 | 
8 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T4,T5,T6 | 
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T4,T5,T6 | 
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T4,T5,T6 | 
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T4,T5,T6 | 
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
805 | 
805 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T21 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
112940603 | 
107822616 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
151519 | 
151150 | 
0 | 
0 | 
| T4 | 
3520 | 
3351 | 
0 | 
0 | 
| T5 | 
1952 | 
1683 | 
0 | 
0 | 
| T6 | 
8447 | 
8364 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
2183 | 
2042 | 
0 | 
0 | 
| T18 | 
2589 | 
2463 | 
0 | 
0 | 
| T19 | 
6872 | 
6717 | 
0 | 
0 | 
| T21 | 
7654 | 
7457 | 
0 | 
0 | 
gen_flops.gen_stable_chks.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
112940603 | 
107815417 | 
0 | 
2415 | 
| T1 | 
394491 | 
358291 | 
0 | 
3 | 
| T2 | 
151519 | 
151144 | 
0 | 
3 | 
| T4 | 
3520 | 
3348 | 
0 | 
3 | 
| T5 | 
1952 | 
1680 | 
0 | 
3 | 
| T6 | 
8447 | 
8361 | 
0 | 
3 | 
| T16 | 
1980 | 
1823 | 
0 | 
3 | 
| T17 | 
2183 | 
2039 | 
0 | 
3 | 
| T18 | 
2589 | 
2460 | 
0 | 
3 | 
| T19 | 
6872 | 
6714 | 
0 | 
3 | 
| T21 | 
7654 | 
7454 | 
0 | 
3 | 
gen_flops.gen_stable_chks.OutputIfUnstable_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
112940603 | 
22322 | 
0 | 
0 | 
| T1 | 
394491 | 
290 | 
0 | 
0 | 
| T2 | 
151519 | 
2 | 
0 | 
0 | 
| T4 | 
3520 | 
5 | 
0 | 
0 | 
| T5 | 
1952 | 
21 | 
0 | 
0 | 
| T6 | 
8447 | 
1 | 
0 | 
0 | 
| T16 | 
1980 | 
17 | 
0 | 
0 | 
| T17 | 
2183 | 
2 | 
0 | 
0 | 
| T18 | 
2589 | 
19 | 
0 | 
0 | 
| T19 | 
6872 | 
5 | 
0 | 
0 | 
| T21 | 
7654 | 
15 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 145 | 0 | 0 |  | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 145 | 
 | 
unreachable | 
| 146 | 
 | 
unreachable | 
| 148 | 
 | 
unreachable | 
| 155 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
805 | 
805 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T21 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
112940603 | 
107822616 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
151519 | 
151150 | 
0 | 
0 | 
| T4 | 
3520 | 
3351 | 
0 | 
0 | 
| T5 | 
1952 | 
1683 | 
0 | 
0 | 
| T6 | 
8447 | 
8364 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
2183 | 
2042 | 
0 | 
0 | 
| T18 | 
2589 | 
2463 | 
0 | 
0 | 
| T19 | 
6872 | 
6717 | 
0 | 
0 | 
| T21 | 
7654 | 
7457 | 
0 | 
0 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
112940603 | 
107822616 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
151519 | 
151150 | 
0 | 
0 | 
| T4 | 
3520 | 
3351 | 
0 | 
0 | 
| T5 | 
1952 | 
1683 | 
0 | 
0 | 
| T6 | 
8447 | 
8364 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
2183 | 
2042 | 
0 | 
0 | 
| T18 | 
2589 | 
2463 | 
0 | 
0 | 
| T19 | 
6872 | 
6717 | 
0 | 
0 | 
| T21 | 
7654 | 
7457 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| ALWAYS | 117 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 96 | 
4 | 
4 | 
| 117 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T4,T5,T6 | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T4,T5,T6 | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T4,T5,T6 | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T4,T5,T6 | 
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
8 | 
8 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T4,T5,T6 | 
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T4,T5,T6 | 
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T4,T5,T6 | 
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T4,T5,T6 | 
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
805 | 
805 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T21 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
112940603 | 
107822616 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
151519 | 
151150 | 
0 | 
0 | 
| T4 | 
3520 | 
3351 | 
0 | 
0 | 
| T5 | 
1952 | 
1683 | 
0 | 
0 | 
| T6 | 
8447 | 
8364 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
2183 | 
2042 | 
0 | 
0 | 
| T18 | 
2589 | 
2463 | 
0 | 
0 | 
| T19 | 
6872 | 
6717 | 
0 | 
0 | 
| T21 | 
7654 | 
7457 | 
0 | 
0 | 
gen_flops.gen_stable_chks.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
112940603 | 
107815417 | 
0 | 
2415 | 
| T1 | 
394491 | 
358291 | 
0 | 
3 | 
| T2 | 
151519 | 
151144 | 
0 | 
3 | 
| T4 | 
3520 | 
3348 | 
0 | 
3 | 
| T5 | 
1952 | 
1680 | 
0 | 
3 | 
| T6 | 
8447 | 
8361 | 
0 | 
3 | 
| T16 | 
1980 | 
1823 | 
0 | 
3 | 
| T17 | 
2183 | 
2039 | 
0 | 
3 | 
| T18 | 
2589 | 
2460 | 
0 | 
3 | 
| T19 | 
6872 | 
6714 | 
0 | 
3 | 
| T21 | 
7654 | 
7454 | 
0 | 
3 | 
gen_flops.gen_stable_chks.OutputIfUnstable_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
112940603 | 
21894 | 
0 | 
0 | 
| T1 | 
394491 | 
318 | 
0 | 
0 | 
| T2 | 
151519 | 
2 | 
0 | 
0 | 
| T4 | 
3520 | 
3 | 
0 | 
0 | 
| T5 | 
1952 | 
21 | 
0 | 
0 | 
| T6 | 
8447 | 
1 | 
0 | 
0 | 
| T16 | 
1980 | 
15 | 
0 | 
0 | 
| T17 | 
2183 | 
2 | 
0 | 
0 | 
| T18 | 
2589 | 
12 | 
0 | 
0 | 
| T19 | 
6872 | 
5 | 
0 | 
0 | 
| T21 | 
7654 | 
11 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 145 | 0 | 0 |  | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 145 | 
 | 
unreachable | 
| 146 | 
 | 
unreachable | 
| 148 | 
 | 
unreachable | 
| 155 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
805 | 
805 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T21 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
112940603 | 
107822616 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
151519 | 
151150 | 
0 | 
0 | 
| T4 | 
3520 | 
3351 | 
0 | 
0 | 
| T5 | 
1952 | 
1683 | 
0 | 
0 | 
| T6 | 
8447 | 
8364 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
2183 | 
2042 | 
0 | 
0 | 
| T18 | 
2589 | 
2463 | 
0 | 
0 | 
| T19 | 
6872 | 
6717 | 
0 | 
0 | 
| T21 | 
7654 | 
7457 | 
0 | 
0 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
112940603 | 
107822616 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
151519 | 
151150 | 
0 | 
0 | 
| T4 | 
3520 | 
3351 | 
0 | 
0 | 
| T5 | 
1952 | 
1683 | 
0 | 
0 | 
| T6 | 
8447 | 
8364 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
2183 | 
2042 | 
0 | 
0 | 
| T18 | 
2589 | 
2463 | 
0 | 
0 | 
| T19 | 
6872 | 
6717 | 
0 | 
0 | 
| T21 | 
7654 | 
7457 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 96 | 1 | 1 | 100.00 | 
| ALWAYS | 117 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 96 | 
4 | 
4 | 
| 117 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T4,T5,T6 | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T4,T5,T6 | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T4,T5,T6 | 
 LINE       96
 EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
             --------------------------------1--------------------------------
| -1- | Status | Tests |                       
| 0 | Covered | T4,T5,T6 | 
| 1 | Covered | T4,T5,T6 | 
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
8 | 
8 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
96 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T4,T5,T6 | 
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T4,T5,T6 | 
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T4,T5,T6 | 
	LineNo.	Expression
-1-:	96	((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T4,T5,T6 | 
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
805 | 
805 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T21 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
112940603 | 
107822616 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
151519 | 
151150 | 
0 | 
0 | 
| T4 | 
3520 | 
3351 | 
0 | 
0 | 
| T5 | 
1952 | 
1683 | 
0 | 
0 | 
| T6 | 
8447 | 
8364 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
2183 | 
2042 | 
0 | 
0 | 
| T18 | 
2589 | 
2463 | 
0 | 
0 | 
| T19 | 
6872 | 
6717 | 
0 | 
0 | 
| T21 | 
7654 | 
7457 | 
0 | 
0 | 
gen_flops.gen_stable_chks.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
112940603 | 
107815417 | 
0 | 
2415 | 
| T1 | 
394491 | 
358291 | 
0 | 
3 | 
| T2 | 
151519 | 
151144 | 
0 | 
3 | 
| T4 | 
3520 | 
3348 | 
0 | 
3 | 
| T5 | 
1952 | 
1680 | 
0 | 
3 | 
| T6 | 
8447 | 
8361 | 
0 | 
3 | 
| T16 | 
1980 | 
1823 | 
0 | 
3 | 
| T17 | 
2183 | 
2039 | 
0 | 
3 | 
| T18 | 
2589 | 
2460 | 
0 | 
3 | 
| T19 | 
6872 | 
6714 | 
0 | 
3 | 
| T21 | 
7654 | 
7454 | 
0 | 
3 | 
gen_flops.gen_stable_chks.OutputIfUnstable_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
112940603 | 
22423 | 
0 | 
0 | 
| T1 | 
394491 | 
336 | 
0 | 
0 | 
| T2 | 
151519 | 
2 | 
0 | 
0 | 
| T4 | 
3520 | 
3 | 
0 | 
0 | 
| T5 | 
1952 | 
22 | 
0 | 
0 | 
| T6 | 
8447 | 
1 | 
0 | 
0 | 
| T16 | 
1980 | 
13 | 
0 | 
0 | 
| T17 | 
2183 | 
2 | 
0 | 
0 | 
| T18 | 
2589 | 
19 | 
0 | 
0 | 
| T19 | 
6872 | 
5 | 
0 | 
0 | 
| T21 | 
7654 | 
16 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 145 | 0 | 0 |  | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 145 | 
 | 
unreachable | 
| 146 | 
 | 
unreachable | 
| 148 | 
 | 
unreachable | 
| 155 | 
1 | 
1 | 
| 168 | 
1 | 
1 | 
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
805 | 
805 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T21 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
112940603 | 
107822616 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
151519 | 
151150 | 
0 | 
0 | 
| T4 | 
3520 | 
3351 | 
0 | 
0 | 
| T5 | 
1952 | 
1683 | 
0 | 
0 | 
| T6 | 
8447 | 
8364 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
2183 | 
2042 | 
0 | 
0 | 
| T18 | 
2589 | 
2463 | 
0 | 
0 | 
| T19 | 
6872 | 
6717 | 
0 | 
0 | 
| T21 | 
7654 | 
7457 | 
0 | 
0 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
112940603 | 
107822616 | 
0 | 
0 | 
| T1 | 
394491 | 
358324 | 
0 | 
0 | 
| T2 | 
151519 | 
151150 | 
0 | 
0 | 
| T4 | 
3520 | 
3351 | 
0 | 
0 | 
| T5 | 
1952 | 
1683 | 
0 | 
0 | 
| T6 | 
8447 | 
8364 | 
0 | 
0 | 
| T16 | 
1980 | 
1826 | 
0 | 
0 | 
| T17 | 
2183 | 
2042 | 
0 | 
0 | 
| T18 | 
2589 | 
2463 | 
0 | 
0 | 
| T19 | 
6872 | 
6717 | 
0 | 
0 | 
| T21 | 
7654 | 
7457 | 
0 | 
0 |