Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_lost_calib_regwen_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_lost_calib_regwen_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_lost_calib_regwen_sva_if 100.00 100.00



Module Instance : tb.dut.clkmgr_lost_calib_regwen_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : clkmgr_lost_calib_regwen_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
RegwenOff_A 40152712 3584745 0 61


RegwenOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 40152712 3584745 0 61
T1 394491 43959 0 0
T2 36363 4479 0 1
T3 325096 48592 0 0
T9 25785 6682 0 1
T10 317510 74781 0 1
T11 0 28449 0 0
T12 0 7047 0 1
T13 0 6808 0 1
T14 0 4194 0 0
T15 0 65441 0 0
T16 1980 0 0 0
T17 1070 0 0 0
T18 1428 0 0 0
T19 756 0 0 0
T20 1944 0 0 0
T23 0 0 0 1
T49 0 0 0 1
T111 0 0 0 1
T112 0 0 0 1
T113 0 0 0 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%