Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T6,T21
10CoveredT21,T1,T3
11CoveredT6,T21,T1

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 103026237 3258 0 0
g_div2.Div2Whole_A 103026237 3818 0 0
g_div4.Div4Stepped_A 50565538 3187 0 0
g_div4.Div4Whole_A 50565538 3607 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 103026237 3258 0 0
T1 362589 34 0 0
T2 145455 0 0 0
T3 305369 30 0 0
T6 8110 1 0 0
T9 103142 0 0 0
T10 0 4 0 0
T11 0 34 0 0
T16 1903 6 0 0
T17 2097 0 0 0
T18 2550 0 0 0
T19 6598 0 0 0
T21 7349 6 0 0
T105 0 8 0 0
T106 0 9 0 0
T107 0 6 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 103026237 3818 0 0
T1 362589 41 0 0
T2 145455 0 0 0
T3 305369 36 0 0
T6 8110 1 0 0
T9 103142 0 0 0
T10 0 7 0 0
T11 0 38 0 0
T16 1903 9 0 0
T17 2097 0 0 0
T18 2550 0 0 0
T19 6598 0 0 0
T21 7349 6 0 0
T105 0 8 0 0
T106 0 10 0 0
T107 0 10 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 50565538 3187 0 0
T1 176140 34 0 0
T2 72647 0 0 0
T3 144610 29 0 0
T6 4295 1 0 0
T9 51539 0 0 0
T10 0 4 0 0
T11 0 34 0 0
T16 1058 6 0 0
T17 1036 0 0 0
T18 1235 0 0 0
T19 3266 0 0 0
T21 3979 6 0 0
T105 0 7 0 0
T106 0 9 0 0
T107 0 6 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 50565538 3607 0 0
T1 176140 39 0 0
T2 72647 0 0 0
T3 144610 26 0 0
T6 4295 1 0 0
T9 51539 0 0 0
T10 0 7 0 0
T11 0 38 0 0
T16 1058 8 0 0
T17 1036 0 0 0
T18 1235 0 0 0
T19 3266 0 0 0
T21 3979 6 0 0
T105 0 6 0 0
T106 0 9 0 0
T107 0 9 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T6,T21
10CoveredT21,T1,T3
11CoveredT6,T21,T1

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 103026237 3258 0 0
g_div2.Div2Whole_A 103026237 3818 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 103026237 3258 0 0
T1 362589 34 0 0
T2 145455 0 0 0
T3 305369 30 0 0
T6 8110 1 0 0
T9 103142 0 0 0
T10 0 4 0 0
T11 0 34 0 0
T16 1903 6 0 0
T17 2097 0 0 0
T18 2550 0 0 0
T19 6598 0 0 0
T21 7349 6 0 0
T105 0 8 0 0
T106 0 9 0 0
T107 0 6 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 103026237 3818 0 0
T1 362589 41 0 0
T2 145455 0 0 0
T3 305369 36 0 0
T6 8110 1 0 0
T9 103142 0 0 0
T10 0 7 0 0
T11 0 38 0 0
T16 1903 9 0 0
T17 2097 0 0 0
T18 2550 0 0 0
T19 6598 0 0 0
T21 7349 6 0 0
T105 0 8 0 0
T106 0 10 0 0
T107 0 10 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T6,T21
10CoveredT21,T1,T3
11CoveredT6,T21,T1

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 50565538 3187 0 0
g_div4.Div4Whole_A 50565538 3607 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 50565538 3187 0 0
T1 176140 34 0 0
T2 72647 0 0 0
T3 144610 29 0 0
T6 4295 1 0 0
T9 51539 0 0 0
T10 0 4 0 0
T11 0 34 0 0
T16 1058 6 0 0
T17 1036 0 0 0
T18 1235 0 0 0
T19 3266 0 0 0
T21 3979 6 0 0
T105 0 7 0 0
T106 0 9 0 0
T107 0 6 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 50565538 3607 0 0
T1 176140 39 0 0
T2 72647 0 0 0
T3 144610 26 0 0
T6 4295 1 0 0
T9 51539 0 0 0
T10 0 7 0 0
T11 0 38 0 0
T16 1058 8 0 0
T17 1036 0 0 0
T18 1235 0 0 0
T19 3266 0 0 0
T21 3979 6 0 0
T105 0 6 0 0
T106 0 9 0 0
T107 0 9 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%