Line Coverage for Module : 
prim_generic_clock_mux2
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T4 T5 T6 
Cond Coverage for Module : 
prim_generic_clock_mux2
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T4,T5,T6 | 
| 0 | 1 | Covered | T4,T5,T6 | 
| 1 | 0 | Covered | T5,T30,T31 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T4,T5,T6 | 
| 1 | 0 | Covered | T5,T30,T31 | 
| 1 | 1 | Covered | T5,T30,T31 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T5,T30,T31 | 
| 1 | 0 | Covered | T4,T5,T6 | 
| 1 | 1 | Covered | T4,T5,T6 | 
Assert Coverage for Module : 
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
89409140 | 
89406725 | 
0 | 
0 | 
| 
selKnown1 | 
219935178 | 
219932763 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
89409140 | 
89406725 | 
0 | 
0 | 
| T1 | 
119742 | 
119739 | 
0 | 
0 | 
| T4 | 
2815 | 
2812 | 
0 | 
0 | 
| T5 | 
14461 | 
14458 | 
0 | 
0 | 
| T6 | 
20077 | 
20074 | 
0 | 
0 | 
| T28 | 
5280 | 
5277 | 
0 | 
0 | 
| T29 | 
4777 | 
4774 | 
0 | 
0 | 
| T30 | 
4680 | 
4677 | 
0 | 
0 | 
| T31 | 
3131 | 
3128 | 
0 | 
0 | 
| T32 | 
3645 | 
3642 | 
0 | 
0 | 
| T33 | 
5214 | 
5211 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
219935178 | 
219932763 | 
0 | 
0 | 
| T1 | 
287658 | 
287655 | 
0 | 
0 | 
| T4 | 
6870 | 
6867 | 
0 | 
0 | 
| T5 | 
32223 | 
32220 | 
0 | 
0 | 
| T6 | 
48339 | 
48336 | 
0 | 
0 | 
| T28 | 
12744 | 
12741 | 
0 | 
0 | 
| T29 | 
11703 | 
11700 | 
0 | 
0 | 
| T30 | 
11199 | 
11196 | 
0 | 
0 | 
| T31 | 
7392 | 
7389 | 
0 | 
0 | 
| T32 | 
8946 | 
8943 | 
0 | 
0 | 
| T33 | 
12309 | 
12306 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T4 T5 T6 
Cond Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 5 | 5 | 100.00 | 
| Logical | 5 | 5 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T4,T5,T6 | 
| 0 | 1 | Covered | T4,T5,T6 | 
| 1 | 0 | Unreachable |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T4,T5,T6 | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Unreachable |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T4,T5,T6 | 
| 1 | 1 | Covered | T4,T5,T6 | 
Assert Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
35897717 | 
35896912 | 
0 | 
0 | 
| 
selKnown1 | 
73311726 | 
73310921 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
35897717 | 
35896912 | 
0 | 
0 | 
| T1 | 
47897 | 
47896 | 
0 | 
0 | 
| T4 | 
1126 | 
1125 | 
0 | 
0 | 
| T5 | 
6106 | 
6105 | 
0 | 
0 | 
| T6 | 
8031 | 
8030 | 
0 | 
0 | 
| T28 | 
2112 | 
2111 | 
0 | 
0 | 
| T29 | 
1911 | 
1910 | 
0 | 
0 | 
| T30 | 
1916 | 
1915 | 
0 | 
0 | 
| T31 | 
1280 | 
1279 | 
0 | 
0 | 
| T32 | 
1458 | 
1457 | 
0 | 
0 | 
| T33 | 
2126 | 
2125 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
73311726 | 
73310921 | 
0 | 
0 | 
| T1 | 
95886 | 
95885 | 
0 | 
0 | 
| T4 | 
2290 | 
2289 | 
0 | 
0 | 
| T5 | 
10741 | 
10740 | 
0 | 
0 | 
| T6 | 
16113 | 
16112 | 
0 | 
0 | 
| T28 | 
4248 | 
4247 | 
0 | 
0 | 
| T29 | 
3901 | 
3900 | 
0 | 
0 | 
| T30 | 
3733 | 
3732 | 
0 | 
0 | 
| T31 | 
2464 | 
2463 | 
0 | 
0 | 
| T32 | 
2982 | 
2981 | 
0 | 
0 | 
| T33 | 
4103 | 
4102 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.gen_div2.u_step_down_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T4 T5 T6 
Cond Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.gen_div2.u_step_down_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T4,T5,T6 | 
| 0 | 1 | Covered | T4,T5,T6 | 
| 1 | 0 | Covered | T5,T30,T31 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T4,T5,T6 | 
| 1 | 0 | Covered | T5,T30,T31 | 
| 1 | 1 | Covered | T5,T30,T31 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T5,T30,T31 | 
| 1 | 0 | Covered | T4,T5,T6 | 
| 1 | 1 | Covered | T4,T5,T6 | 
Assert Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.gen_div2.u_step_down_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
35563032 | 
35562227 | 
0 | 
0 | 
| 
selKnown1 | 
73311726 | 
73310921 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
35563032 | 
35562227 | 
0 | 
0 | 
| T1 | 
47897 | 
47896 | 
0 | 
0 | 
| T4 | 
1126 | 
1125 | 
0 | 
0 | 
| T5 | 
5303 | 
5302 | 
0 | 
0 | 
| T6 | 
8031 | 
8030 | 
0 | 
0 | 
| T28 | 
2112 | 
2111 | 
0 | 
0 | 
| T29 | 
1911 | 
1910 | 
0 | 
0 | 
| T30 | 
1806 | 
1805 | 
0 | 
0 | 
| T31 | 
1213 | 
1212 | 
0 | 
0 | 
| T32 | 
1458 | 
1457 | 
0 | 
0 | 
| T33 | 
2026 | 
2025 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
73311726 | 
73310921 | 
0 | 
0 | 
| T1 | 
95886 | 
95885 | 
0 | 
0 | 
| T4 | 
2290 | 
2289 | 
0 | 
0 | 
| T5 | 
10741 | 
10740 | 
0 | 
0 | 
| T6 | 
16113 | 
16112 | 
0 | 
0 | 
| T28 | 
4248 | 
4247 | 
0 | 
0 | 
| T29 | 
3901 | 
3900 | 
0 | 
0 | 
| T30 | 
3733 | 
3732 | 
0 | 
0 | 
| T31 | 
2464 | 
2463 | 
0 | 
0 | 
| T32 | 
2982 | 
2981 | 
0 | 
0 | 
| T33 | 
4103 | 
4102 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_no_scan_io_div4_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T4 T5 T6 
Cond Coverage for Instance : tb.dut.u_no_scan_io_div4_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 5 | 5 | 100.00 | 
| Logical | 5 | 5 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T4,T5,T6 | 
| 0 | 1 | Covered | T4,T5,T6 | 
| 1 | 0 | Unreachable |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T4,T5,T6 | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Unreachable |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T4,T5,T6 | 
| 1 | 1 | Covered | T4,T5,T6 | 
Assert Coverage for Instance : tb.dut.u_no_scan_io_div4_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
17948391 | 
17947586 | 
0 | 
0 | 
| 
selKnown1 | 
73311726 | 
73310921 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
17948391 | 
17947586 | 
0 | 
0 | 
| T1 | 
23948 | 
23947 | 
0 | 
0 | 
| T4 | 
563 | 
562 | 
0 | 
0 | 
| T5 | 
3052 | 
3051 | 
0 | 
0 | 
| T6 | 
4015 | 
4014 | 
0 | 
0 | 
| T28 | 
1056 | 
1055 | 
0 | 
0 | 
| T29 | 
955 | 
954 | 
0 | 
0 | 
| T30 | 
958 | 
957 | 
0 | 
0 | 
| T31 | 
638 | 
637 | 
0 | 
0 | 
| T32 | 
729 | 
728 | 
0 | 
0 | 
| T33 | 
1062 | 
1061 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
73311726 | 
73310921 | 
0 | 
0 | 
| T1 | 
95886 | 
95885 | 
0 | 
0 | 
| T4 | 
2290 | 
2289 | 
0 | 
0 | 
| T5 | 
10741 | 
10740 | 
0 | 
0 | 
| T6 | 
16113 | 
16112 | 
0 | 
0 | 
| T28 | 
4248 | 
4247 | 
0 | 
0 | 
| T29 | 
3901 | 
3900 | 
0 | 
0 | 
| T30 | 
3733 | 
3732 | 
0 | 
0 | 
| T31 | 
2464 | 
2463 | 
0 | 
0 | 
| T32 | 
2982 | 
2981 | 
0 | 
0 | 
| T33 | 
4103 | 
4102 | 
0 | 
0 |