Line Coverage for Module : 
prim_generic_clock_mux2
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T4 T5 T6 
Cond Coverage for Module : 
prim_generic_clock_mux2
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T4,T5,T6 | 
| 0 | 1 | Covered | T4,T5,T6 | 
| 1 | 0 | Covered | T4,T31,T32 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T4,T5,T6 | 
| 1 | 0 | Covered | T4,T31,T32 | 
| 1 | 1 | Covered | T4,T31,T32 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T4,T31,T32 | 
| 1 | 0 | Covered | T4,T5,T6 | 
| 1 | 1 | Covered | T4,T5,T6 | 
Assert Coverage for Module : 
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
100620864 | 
100618509 | 
0 | 
0 | 
| 
selKnown1 | 
247944759 | 
247942404 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
100620864 | 
100618509 | 
0 | 
0 | 
| T4 | 
7052 | 
7049 | 
0 | 
0 | 
| T5 | 
8325 | 
8322 | 
0 | 
0 | 
| T6 | 
9567 | 
9564 | 
0 | 
0 | 
| T28 | 
1500 | 
1497 | 
0 | 
0 | 
| T29 | 
4688 | 
4685 | 
0 | 
0 | 
| T30 | 
5835 | 
5832 | 
0 | 
0 | 
| T31 | 
3516 | 
3513 | 
0 | 
0 | 
| T32 | 
5826 | 
5823 | 
0 | 
0 | 
| T33 | 
7432 | 
7429 | 
0 | 
0 | 
| T34 | 
3295 | 
3292 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
247944759 | 
247942404 | 
0 | 
0 | 
| T4 | 
15837 | 
15834 | 
0 | 
0 | 
| T5 | 
20343 | 
20340 | 
0 | 
0 | 
| T6 | 
23118 | 
23115 | 
0 | 
0 | 
| T28 | 
3837 | 
3834 | 
0 | 
0 | 
| T29 | 
11571 | 
11568 | 
0 | 
0 | 
| T30 | 
14367 | 
14364 | 
0 | 
0 | 
| T31 | 
8424 | 
8421 | 
0 | 
0 | 
| T32 | 
10056 | 
10053 | 
0 | 
0 | 
| T33 | 
18033 | 
18030 | 
0 | 
0 | 
| T34 | 
7437 | 
7434 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T4 T5 T6 
Cond Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 5 | 5 | 100.00 | 
| Logical | 5 | 5 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T4,T5,T6 | 
| 0 | 1 | Covered | T4,T5,T6 | 
| 1 | 0 | Unreachable |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T4,T5,T6 | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Unreachable |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T4,T5,T6 | 
| 1 | 1 | Covered | T4,T5,T6 | 
Assert Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
40333590 | 
40332805 | 
0 | 
0 | 
| 
selKnown1 | 
82648253 | 
82647468 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40333590 | 
40332805 | 
0 | 
0 | 
| T4 | 
2982 | 
2981 | 
0 | 
0 | 
| T5 | 
3330 | 
3329 | 
0 | 
0 | 
| T6 | 
3827 | 
3826 | 
0 | 
0 | 
| T28 | 
600 | 
599 | 
0 | 
0 | 
| T29 | 
1875 | 
1874 | 
0 | 
0 | 
| T30 | 
2334 | 
2333 | 
0 | 
0 | 
| T31 | 
1436 | 
1435 | 
0 | 
0 | 
| T32 | 
2798 | 
2797 | 
0 | 
0 | 
| T33 | 
2973 | 
2972 | 
0 | 
0 | 
| T34 | 
1393 | 
1392 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
82648253 | 
82647468 | 
0 | 
0 | 
| T4 | 
5279 | 
5278 | 
0 | 
0 | 
| T5 | 
6781 | 
6780 | 
0 | 
0 | 
| T6 | 
7706 | 
7705 | 
0 | 
0 | 
| T28 | 
1279 | 
1278 | 
0 | 
0 | 
| T29 | 
3857 | 
3856 | 
0 | 
0 | 
| T30 | 
4789 | 
4788 | 
0 | 
0 | 
| T31 | 
2808 | 
2807 | 
0 | 
0 | 
| T32 | 
3352 | 
3351 | 
0 | 
0 | 
| T33 | 
6011 | 
6010 | 
0 | 
0 | 
| T34 | 
2479 | 
2478 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.gen_div2.u_step_down_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T4 T5 T6 
Cond Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.gen_div2.u_step_down_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T4,T5,T6 | 
| 0 | 1 | Covered | T4,T5,T6 | 
| 1 | 0 | Covered | T4,T31,T32 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T4,T5,T6 | 
| 1 | 0 | Covered | T4,T31,T32 | 
| 1 | 1 | Covered | T4,T31,T32 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T4,T31,T32 | 
| 1 | 0 | Covered | T4,T5,T6 | 
| 1 | 1 | Covered | T4,T5,T6 | 
Assert Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.gen_div2.u_step_down_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
40120885 | 
40120100 | 
0 | 
0 | 
| 
selKnown1 | 
82648253 | 
82647468 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
40120885 | 
40120100 | 
0 | 
0 | 
| T4 | 
2579 | 
2578 | 
0 | 
0 | 
| T5 | 
3330 | 
3329 | 
0 | 
0 | 
| T6 | 
3827 | 
3826 | 
0 | 
0 | 
| T28 | 
600 | 
599 | 
0 | 
0 | 
| T29 | 
1875 | 
1874 | 
0 | 
0 | 
| T30 | 
2334 | 
2333 | 
0 | 
0 | 
| T31 | 
1364 | 
1363 | 
0 | 
0 | 
| T32 | 
1630 | 
1629 | 
0 | 
0 | 
| T33 | 
2973 | 
2972 | 
0 | 
0 | 
| T34 | 
1207 | 
1206 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
82648253 | 
82647468 | 
0 | 
0 | 
| T4 | 
5279 | 
5278 | 
0 | 
0 | 
| T5 | 
6781 | 
6780 | 
0 | 
0 | 
| T6 | 
7706 | 
7705 | 
0 | 
0 | 
| T28 | 
1279 | 
1278 | 
0 | 
0 | 
| T29 | 
3857 | 
3856 | 
0 | 
0 | 
| T30 | 
4789 | 
4788 | 
0 | 
0 | 
| T31 | 
2808 | 
2807 | 
0 | 
0 | 
| T32 | 
3352 | 
3351 | 
0 | 
0 | 
| T33 | 
6011 | 
6010 | 
0 | 
0 | 
| T34 | 
2479 | 
2478 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_no_scan_io_div4_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T4 T5 T6 
Cond Coverage for Instance : tb.dut.u_no_scan_io_div4_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 5 | 5 | 100.00 | 
| Logical | 5 | 5 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T4,T5,T6 | 
| 0 | 1 | Covered | T4,T5,T6 | 
| 1 | 0 | Unreachable |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T4,T5,T6 | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Unreachable |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T4,T5,T6 | 
| 1 | 1 | Covered | T4,T5,T6 | 
Assert Coverage for Instance : tb.dut.u_no_scan_io_div4_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
20166389 | 
20165604 | 
0 | 
0 | 
| 
selKnown1 | 
82648253 | 
82647468 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
20166389 | 
20165604 | 
0 | 
0 | 
| T4 | 
1491 | 
1490 | 
0 | 
0 | 
| T5 | 
1665 | 
1664 | 
0 | 
0 | 
| T6 | 
1913 | 
1912 | 
0 | 
0 | 
| T28 | 
300 | 
299 | 
0 | 
0 | 
| T29 | 
938 | 
937 | 
0 | 
0 | 
| T30 | 
1167 | 
1166 | 
0 | 
0 | 
| T31 | 
716 | 
715 | 
0 | 
0 | 
| T32 | 
1398 | 
1397 | 
0 | 
0 | 
| T33 | 
1486 | 
1485 | 
0 | 
0 | 
| T34 | 
695 | 
694 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
82648253 | 
82647468 | 
0 | 
0 | 
| T4 | 
5279 | 
5278 | 
0 | 
0 | 
| T5 | 
6781 | 
6780 | 
0 | 
0 | 
| T6 | 
7706 | 
7705 | 
0 | 
0 | 
| T28 | 
1279 | 
1278 | 
0 | 
0 | 
| T29 | 
3857 | 
3856 | 
0 | 
0 | 
| T30 | 
4789 | 
4788 | 
0 | 
0 | 
| T31 | 
2808 | 
2807 | 
0 | 
0 | 
| T32 | 
3352 | 
3351 | 
0 | 
0 | 
| T33 | 
6011 | 
6010 | 
0 | 
0 | 
| T34 | 
2479 | 
2478 | 
0 | 
0 |