Line Coverage for Module : 
prim_edge_detector
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| ALWAYS | 48 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 52 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 1 | 1 | 100.00 | 
44                      
45         1/1            assign q_sync_o = q_sync_d;
           Tests:       T20 T22 T32 
46                      
47                        always_ff @(posedge clk_i or negedge rst_ni) begin
48         2/2              if (!rst_ni) q_sync_q <= ResetValue;
           Tests:       T4 T5 T6  | T4 T5 T6 
49         1/1              else         q_sync_q <= q_sync_d;
           Tests:       T4 T5 T6 
50                        end
51                      
52         1/1            assign q_posedge_pulse_o = q_sync_d & ~q_sync_q;
           Tests:       T20 T22 T32 
53         1/1            assign q_negedge_pulse_o = ~q_sync_d & q_sync_q;
           Tests:       T20 T22 T32 
Cond Coverage for Module : 
prim_edge_detector
 | Total | Covered | Percent | 
| Conditions | 6 | 6 | 100.00 | 
| Logical | 6 | 6 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       52
 EXPRESSION (q_sync_d & ((~q_sync_q)))
             ----1---   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T4,T5,T6 | 
| 1 | 0 | Covered | T20,T22,T32 | 
| 1 | 1 | Covered | T20,T22,T32 | 
 LINE       53
 EXPRESSION (((~q_sync_d)) & q_sync_q)
             ------1------   ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T20,T22,T32 | 
| 1 | 0 | Covered | T4,T5,T6 | 
| 1 | 1 | Covered | T20,T22,T32 | 
Branch Coverage for Module : 
prim_edge_detector
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
48 | 
2 | 
2 | 
100.00 | 
48             if (!rst_ni) q_sync_q <= ResetValue;
               -1-  
               ==>
49             else         q_sync_q <= q_sync_d;
               ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T4,T5,T6 | 
 
Line Coverage for Instance : tb.dut.u_io_meas.u_timeout_err_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| ALWAYS | 48 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 52 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 1 | 1 | 100.00 | 
44                      
45         1/1            assign q_sync_o = q_sync_d;
           Tests:       T20 T22 T32 
46                      
47                        always_ff @(posedge clk_i or negedge rst_ni) begin
48         2/2              if (!rst_ni) q_sync_q <= ResetValue;
           Tests:       T4 T5 T6  | T4 T5 T6 
49         1/1              else         q_sync_q <= q_sync_d;
           Tests:       T4 T5 T6 
50                        end
51                      
52         1/1            assign q_posedge_pulse_o = q_sync_d & ~q_sync_q;
           Tests:       T20 T22 T32 
53         1/1            assign q_negedge_pulse_o = ~q_sync_d & q_sync_q;
           Tests:       T20 T22 T32 
Cond Coverage for Instance : tb.dut.u_io_meas.u_timeout_err_sync
 | Total | Covered | Percent | 
| Conditions | 6 | 6 | 100.00 | 
| Logical | 6 | 6 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       52
 EXPRESSION (q_sync_d & ((~q_sync_q)))
             ----1---   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T4,T5,T6 | 
| 1 | 0 | Covered | T20,T22,T32 | 
| 1 | 1 | Covered | T20,T22,T32 | 
 LINE       53
 EXPRESSION (((~q_sync_d)) & q_sync_q)
             ------1------   ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T20,T22,T32 | 
| 1 | 0 | Covered | T4,T5,T6 | 
| 1 | 1 | Covered | T20,T22,T32 | 
Branch Coverage for Instance : tb.dut.u_io_meas.u_timeout_err_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
48 | 
2 | 
2 | 
100.00 | 
48             if (!rst_ni) q_sync_q <= ResetValue;
               -1-  
               ==>
49             else         q_sync_q <= q_sync_d;
               ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T4,T5,T6 | 
 
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_timeout_err_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| ALWAYS | 48 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 52 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 1 | 1 | 100.00 | 
44                      
45         1/1            assign q_sync_o = q_sync_d;
           Tests:       T20 T22 T32 
46                      
47                        always_ff @(posedge clk_i or negedge rst_ni) begin
48         2/2              if (!rst_ni) q_sync_q <= ResetValue;
           Tests:       T4 T5 T6  | T4 T5 T6 
49         1/1              else         q_sync_q <= q_sync_d;
           Tests:       T4 T5 T6 
50                        end
51                      
52         1/1            assign q_posedge_pulse_o = q_sync_d & ~q_sync_q;
           Tests:       T20 T22 T32 
53         1/1            assign q_negedge_pulse_o = ~q_sync_d & q_sync_q;
           Tests:       T20 T22 T32 
Cond Coverage for Instance : tb.dut.u_io_div2_meas.u_timeout_err_sync
 | Total | Covered | Percent | 
| Conditions | 6 | 6 | 100.00 | 
| Logical | 6 | 6 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       52
 EXPRESSION (q_sync_d & ((~q_sync_q)))
             ----1---   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T4,T5,T6 | 
| 1 | 0 | Covered | T20,T22,T32 | 
| 1 | 1 | Covered | T20,T22,T32 | 
 LINE       53
 EXPRESSION (((~q_sync_d)) & q_sync_q)
             ------1------   ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T20,T22,T32 | 
| 1 | 0 | Covered | T4,T5,T6 | 
| 1 | 1 | Covered | T20,T22,T32 | 
Branch Coverage for Instance : tb.dut.u_io_div2_meas.u_timeout_err_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
48 | 
2 | 
2 | 
100.00 | 
48             if (!rst_ni) q_sync_q <= ResetValue;
               -1-  
               ==>
49             else         q_sync_q <= q_sync_d;
               ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T4,T5,T6 | 
 
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_timeout_err_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| ALWAYS | 48 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 52 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 1 | 1 | 100.00 | 
44                      
45         1/1            assign q_sync_o = q_sync_d;
           Tests:       T20 T22 T32 
46                      
47                        always_ff @(posedge clk_i or negedge rst_ni) begin
48         2/2              if (!rst_ni) q_sync_q <= ResetValue;
           Tests:       T4 T5 T6  | T4 T5 T6 
49         1/1              else         q_sync_q <= q_sync_d;
           Tests:       T4 T5 T6 
50                        end
51                      
52         1/1            assign q_posedge_pulse_o = q_sync_d & ~q_sync_q;
           Tests:       T20 T22 T32 
53         1/1            assign q_negedge_pulse_o = ~q_sync_d & q_sync_q;
           Tests:       T20 T22 T32 
Cond Coverage for Instance : tb.dut.u_io_div4_meas.u_timeout_err_sync
 | Total | Covered | Percent | 
| Conditions | 6 | 6 | 100.00 | 
| Logical | 6 | 6 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       52
 EXPRESSION (q_sync_d & ((~q_sync_q)))
             ----1---   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T4,T5,T6 | 
| 1 | 0 | Covered | T20,T22,T32 | 
| 1 | 1 | Covered | T20,T22,T32 | 
 LINE       53
 EXPRESSION (((~q_sync_d)) & q_sync_q)
             ------1------   ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T20,T22,T32 | 
| 1 | 0 | Covered | T4,T5,T6 | 
| 1 | 1 | Covered | T20,T22,T32 | 
Branch Coverage for Instance : tb.dut.u_io_div4_meas.u_timeout_err_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
48 | 
2 | 
2 | 
100.00 | 
48             if (!rst_ni) q_sync_q <= ResetValue;
               -1-  
               ==>
49             else         q_sync_q <= q_sync_d;
               ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T4,T5,T6 | 
 
Line Coverage for Instance : tb.dut.u_main_meas.u_timeout_err_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| ALWAYS | 48 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 52 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 1 | 1 | 100.00 | 
44                      
45         1/1            assign q_sync_o = q_sync_d;
           Tests:       T20 T22 T32 
46                      
47                        always_ff @(posedge clk_i or negedge rst_ni) begin
48         2/2              if (!rst_ni) q_sync_q <= ResetValue;
           Tests:       T4 T5 T6  | T4 T5 T6 
49         1/1              else         q_sync_q <= q_sync_d;
           Tests:       T4 T5 T6 
50                        end
51                      
52         1/1            assign q_posedge_pulse_o = q_sync_d & ~q_sync_q;
           Tests:       T20 T22 T32 
53         1/1            assign q_negedge_pulse_o = ~q_sync_d & q_sync_q;
           Tests:       T20 T22 T32 
Cond Coverage for Instance : tb.dut.u_main_meas.u_timeout_err_sync
 | Total | Covered | Percent | 
| Conditions | 6 | 6 | 100.00 | 
| Logical | 6 | 6 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       52
 EXPRESSION (q_sync_d & ((~q_sync_q)))
             ----1---   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T4,T5,T6 | 
| 1 | 0 | Covered | T20,T22,T32 | 
| 1 | 1 | Covered | T20,T22,T32 | 
 LINE       53
 EXPRESSION (((~q_sync_d)) & q_sync_q)
             ------1------   ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T20,T22,T32 | 
| 1 | 0 | Covered | T4,T5,T6 | 
| 1 | 1 | Covered | T20,T22,T32 | 
Branch Coverage for Instance : tb.dut.u_main_meas.u_timeout_err_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
48 | 
2 | 
2 | 
100.00 | 
48             if (!rst_ni) q_sync_q <= ResetValue;
               -1-  
               ==>
49             else         q_sync_q <= q_sync_d;
               ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T4,T5,T6 | 
 
Line Coverage for Instance : tb.dut.u_usb_meas.u_timeout_err_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| ALWAYS | 48 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 52 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 1 | 1 | 100.00 | 
44                      
45         1/1            assign q_sync_o = q_sync_d;
           Tests:       T20 T22 T32 
46                      
47                        always_ff @(posedge clk_i or negedge rst_ni) begin
48         2/2              if (!rst_ni) q_sync_q <= ResetValue;
           Tests:       T4 T5 T6  | T4 T5 T6 
49         1/1              else         q_sync_q <= q_sync_d;
           Tests:       T4 T5 T6 
50                        end
51                      
52         1/1            assign q_posedge_pulse_o = q_sync_d & ~q_sync_q;
           Tests:       T20 T22 T32 
53         1/1            assign q_negedge_pulse_o = ~q_sync_d & q_sync_q;
           Tests:       T20 T22 T32 
Cond Coverage for Instance : tb.dut.u_usb_meas.u_timeout_err_sync
 | Total | Covered | Percent | 
| Conditions | 6 | 6 | 100.00 | 
| Logical | 6 | 6 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       52
 EXPRESSION (q_sync_d & ((~q_sync_q)))
             ----1---   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T4,T5,T6 | 
| 1 | 0 | Covered | T20,T22,T32 | 
| 1 | 1 | Covered | T20,T22,T32 | 
 LINE       53
 EXPRESSION (((~q_sync_d)) & q_sync_q)
             ------1------   ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T20,T22,T32 | 
| 1 | 0 | Covered | T4,T5,T6 | 
| 1 | 1 | Covered | T20,T22,T32 | 
Branch Coverage for Instance : tb.dut.u_usb_meas.u_timeout_err_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
48 | 
2 | 
2 | 
100.00 | 
48             if (!rst_ni) q_sync_q <= ResetValue;
               -1-  
               ==>
49             else         q_sync_q <= q_sync_d;
               ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T4,T5,T6 |