Line Coverage for Module :
flash_phy_rd_buf_dep
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 48 | 7 | 7 | 100.00 |
CONT_ASSIGN | 61 | 1 | 1 | 100.00 |
CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
CONT_ASSIGN | 66 | 1 | 1 | 100.00 |
CONT_ASSIGN | 71 | 1 | 1 | 100.00 |
CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
ALWAYS | 76 | 6 | 6 | 100.00 |
ALWAYS | 90 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
ALWAYS | 116 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
|
|
|
MISSING_ELSE |
54 |
1 |
1 |
55 |
1 |
1 |
|
|
|
MISSING_ELSE |
61 |
1 |
1 |
62 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
77 |
1 |
1 |
79 |
1 |
1 |
80 |
1 |
1 |
|
|
|
MISSING_ELSE |
82 |
1 |
1 |
83 |
1 |
1 |
|
|
|
MISSING_ELSE |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
116 |
|
unreachable |
117 |
|
unreachable |
118 |
|
unreachable |
Cond Coverage for Module :
flash_phy_rd_buf_dep
| Total | Covered | Percent |
Conditions | 22 | 19 | 86.36 |
Logical | 22 | 19 | 86.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
--1- ----2---- -----------------------3----------------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T21 |
LINE 66
EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
--1- ----2---- ----------3---------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T21 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T21 |
LINE 71
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T3,T21 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
----1--- ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T21,T5 |
1 | 1 | Covered | T1,T3,T21 |
LINE 72
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T3,T21 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T21,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T21 |
Branch Coverage for Module :
flash_phy_rd_buf_dep
| Line No. | Total | Covered | Percent |
Branches |
|
13 |
13 |
100.00 |
TERNARY |
71 |
2 |
2 |
100.00 |
TERNARY |
72 |
2 |
2 |
100.00 |
IF |
51 |
2 |
2 |
100.00 |
IF |
54 |
2 |
2 |
100.00 |
IF |
76 |
5 |
5 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T21 |
LineNo. Expression
-1-: 72 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T21 |
LineNo. Expression
-1-: 51 if (wr_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T21 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 54 if (rd_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T21 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 79 if (fin_cnt_incr)
-3-: 82 if (fin_cnt_decr)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T3,T21 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
0 |
- |
1 |
Covered |
T1,T3,T21 |
0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
790064702 |
7049789 |
0 |
0 |
T1 |
3170 |
2 |
0 |
0 |
T2 |
1379 |
0 |
0 |
0 |
T3 |
7042 |
135 |
0 |
0 |
T4 |
344148 |
0 |
0 |
0 |
T5 |
341110 |
46839 |
0 |
0 |
T6 |
0 |
20778 |
0 |
0 |
T10 |
7400 |
0 |
0 |
0 |
T11 |
3661 |
0 |
0 |
0 |
T17 |
8742 |
0 |
0 |
0 |
T18 |
2994 |
0 |
0 |
0 |
T19 |
3108 |
0 |
0 |
0 |
T20 |
963584 |
0 |
0 |
0 |
T21 |
66918 |
1560 |
0 |
0 |
T22 |
0 |
268800 |
0 |
0 |
T23 |
0 |
178 |
0 |
0 |
T25 |
0 |
184 |
0 |
0 |
T28 |
0 |
24625 |
0 |
0 |
T33 |
0 |
512 |
0 |
0 |
T42 |
0 |
20 |
0 |
0 |
T60 |
0 |
2392 |
0 |
0 |
T89 |
0 |
3240 |
0 |
0 |
BufferDepRsp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
790064702 |
788452266 |
0 |
0 |
T1 |
6340 |
6214 |
0 |
0 |
T2 |
2758 |
2500 |
0 |
0 |
T3 |
7042 |
6852 |
0 |
0 |
T4 |
344148 |
344036 |
0 |
0 |
T10 |
7400 |
5826 |
0 |
0 |
T17 |
8742 |
8636 |
0 |
0 |
T18 |
2994 |
2866 |
0 |
0 |
T19 |
3108 |
2968 |
0 |
0 |
T20 |
963584 |
963206 |
0 |
0 |
T21 |
66918 |
66756 |
0 |
0 |
BufferIncrOverFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
790064702 |
7049798 |
0 |
0 |
T1 |
3170 |
2 |
0 |
0 |
T2 |
1379 |
0 |
0 |
0 |
T3 |
7042 |
135 |
0 |
0 |
T4 |
344148 |
0 |
0 |
0 |
T5 |
341110 |
46839 |
0 |
0 |
T6 |
0 |
20778 |
0 |
0 |
T10 |
7400 |
0 |
0 |
0 |
T11 |
3661 |
0 |
0 |
0 |
T17 |
8742 |
0 |
0 |
0 |
T18 |
2994 |
0 |
0 |
0 |
T19 |
3108 |
0 |
0 |
0 |
T20 |
963584 |
0 |
0 |
0 |
T21 |
66918 |
1560 |
0 |
0 |
T22 |
0 |
268800 |
0 |
0 |
T23 |
0 |
178 |
0 |
0 |
T25 |
0 |
184 |
0 |
0 |
T28 |
0 |
24625 |
0 |
0 |
T33 |
0 |
512 |
0 |
0 |
T42 |
0 |
20 |
0 |
0 |
T60 |
0 |
2392 |
0 |
0 |
T89 |
0 |
3240 |
0 |
0 |
DepBufferRspOrder_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
790064702 |
17143357 |
0 |
0 |
T1 |
6340 |
34 |
0 |
0 |
T2 |
2758 |
64 |
0 |
0 |
T3 |
7042 |
167 |
0 |
0 |
T4 |
344148 |
32 |
0 |
0 |
T5 |
0 |
23020 |
0 |
0 |
T6 |
0 |
9594 |
0 |
0 |
T10 |
7400 |
204 |
0 |
0 |
T17 |
8742 |
32 |
0 |
0 |
T18 |
2994 |
32 |
0 |
0 |
T19 |
3108 |
32 |
0 |
0 |
T20 |
963584 |
91352 |
0 |
0 |
T21 |
66918 |
1592 |
0 |
0 |
T22 |
0 |
268800 |
0 |
0 |
T23 |
0 |
178 |
0 |
0 |
T25 |
0 |
34 |
0 |
0 |
T28 |
0 |
8496 |
0 |
0 |
T60 |
0 |
1372 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 48 | 7 | 7 | 100.00 |
CONT_ASSIGN | 61 | 1 | 1 | 100.00 |
CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
CONT_ASSIGN | 66 | 1 | 1 | 100.00 |
CONT_ASSIGN | 71 | 1 | 1 | 100.00 |
CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
ALWAYS | 76 | 6 | 6 | 100.00 |
ALWAYS | 90 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
ALWAYS | 116 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
|
|
|
MISSING_ELSE |
54 |
1 |
1 |
55 |
1 |
1 |
|
|
|
MISSING_ELSE |
61 |
1 |
1 |
62 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
77 |
1 |
1 |
79 |
1 |
1 |
80 |
1 |
1 |
|
|
|
MISSING_ELSE |
82 |
1 |
1 |
83 |
1 |
1 |
|
|
|
MISSING_ELSE |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
116 |
|
unreachable |
117 |
|
unreachable |
118 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
| Total | Covered | Percent |
Conditions | 22 | 19 | 86.36 |
Logical | 22 | 19 | 86.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
--1- ----2---- -----------------------3----------------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T21,T5 |
LINE 66
EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
--1- ----2---- ----------3---------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T21,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T21,T5 |
LINE 71
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T3,T21,T5 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
----1--- ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T21,T5 |
1 | 1 | Covered | T3,T21,T5 |
LINE 72
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T3,T21,T5 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T21,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T21,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
Branches |
|
13 |
13 |
100.00 |
TERNARY |
71 |
2 |
2 |
100.00 |
TERNARY |
72 |
2 |
2 |
100.00 |
IF |
51 |
2 |
2 |
100.00 |
IF |
54 |
2 |
2 |
100.00 |
IF |
76 |
5 |
5 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T21,T5 |
LineNo. Expression
-1-: 72 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T21,T5 |
LineNo. Expression
-1-: 51 if (wr_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T21,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 54 if (rd_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T21,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 79 if (fin_cnt_incr)
-3-: 82 if (fin_cnt_decr)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T21,T5 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
0 |
- |
1 |
Covered |
T3,T21,T5 |
0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395032351 |
3626980 |
0 |
0 |
T3 |
3521 |
60 |
0 |
0 |
T4 |
172074 |
0 |
0 |
0 |
T5 |
341110 |
23819 |
0 |
0 |
T6 |
0 |
11184 |
0 |
0 |
T10 |
3700 |
0 |
0 |
0 |
T11 |
3661 |
0 |
0 |
0 |
T17 |
4371 |
0 |
0 |
0 |
T18 |
1497 |
0 |
0 |
0 |
T19 |
1554 |
0 |
0 |
0 |
T20 |
481792 |
0 |
0 |
0 |
T21 |
33459 |
960 |
0 |
0 |
T25 |
0 |
150 |
0 |
0 |
T28 |
0 |
16129 |
0 |
0 |
T33 |
0 |
512 |
0 |
0 |
T42 |
0 |
20 |
0 |
0 |
T60 |
0 |
1020 |
0 |
0 |
T89 |
0 |
3240 |
0 |
0 |
BufferDepRsp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395032351 |
394226133 |
0 |
0 |
T1 |
3170 |
3107 |
0 |
0 |
T2 |
1379 |
1250 |
0 |
0 |
T3 |
3521 |
3426 |
0 |
0 |
T4 |
172074 |
172018 |
0 |
0 |
T10 |
3700 |
2913 |
0 |
0 |
T17 |
4371 |
4318 |
0 |
0 |
T18 |
1497 |
1433 |
0 |
0 |
T19 |
1554 |
1484 |
0 |
0 |
T20 |
481792 |
481603 |
0 |
0 |
T21 |
33459 |
33378 |
0 |
0 |
BufferIncrOverFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395032351 |
3626985 |
0 |
0 |
T3 |
3521 |
60 |
0 |
0 |
T4 |
172074 |
0 |
0 |
0 |
T5 |
341110 |
23819 |
0 |
0 |
T6 |
0 |
11184 |
0 |
0 |
T10 |
3700 |
0 |
0 |
0 |
T11 |
3661 |
0 |
0 |
0 |
T17 |
4371 |
0 |
0 |
0 |
T18 |
1497 |
0 |
0 |
0 |
T19 |
1554 |
0 |
0 |
0 |
T20 |
481792 |
0 |
0 |
0 |
T21 |
33459 |
960 |
0 |
0 |
T25 |
0 |
150 |
0 |
0 |
T28 |
0 |
16129 |
0 |
0 |
T33 |
0 |
512 |
0 |
0 |
T42 |
0 |
20 |
0 |
0 |
T60 |
0 |
1020 |
0 |
0 |
T89 |
0 |
3240 |
0 |
0 |
DepBufferRspOrder_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395032351 |
9154094 |
0 |
0 |
T1 |
3170 |
32 |
0 |
0 |
T2 |
1379 |
64 |
0 |
0 |
T3 |
3521 |
92 |
0 |
0 |
T4 |
172074 |
32 |
0 |
0 |
T10 |
3700 |
204 |
0 |
0 |
T17 |
4371 |
32 |
0 |
0 |
T18 |
1497 |
32 |
0 |
0 |
T19 |
1554 |
32 |
0 |
0 |
T20 |
481792 |
91352 |
0 |
0 |
T21 |
33459 |
992 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 48 | 7 | 7 | 100.00 |
CONT_ASSIGN | 61 | 1 | 1 | 100.00 |
CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
CONT_ASSIGN | 66 | 1 | 1 | 100.00 |
CONT_ASSIGN | 71 | 1 | 1 | 100.00 |
CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
ALWAYS | 76 | 6 | 6 | 100.00 |
ALWAYS | 90 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
ALWAYS | 116 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
|
|
|
MISSING_ELSE |
54 |
1 |
1 |
55 |
1 |
1 |
|
|
|
MISSING_ELSE |
61 |
1 |
1 |
62 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
77 |
1 |
1 |
79 |
1 |
1 |
80 |
1 |
1 |
|
|
|
MISSING_ELSE |
82 |
1 |
1 |
83 |
1 |
1 |
|
|
|
MISSING_ELSE |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
116 |
|
unreachable |
117 |
|
unreachable |
118 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
| Total | Covered | Percent |
Conditions | 22 | 19 | 86.36 |
Logical | 22 | 19 | 86.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
--1- ----2---- -----------------------3----------------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T120,T121,T87 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T21 |
LINE 66
EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
--1- ----2---- ----------3---------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T21 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T21 |
LINE 71
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T3,T21 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
----1--- ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T21,T22 |
1 | 1 | Covered | T1,T3,T21 |
LINE 72
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T3,T21 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T21,T22 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T21 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
Branches |
|
13 |
13 |
100.00 |
TERNARY |
71 |
2 |
2 |
100.00 |
TERNARY |
72 |
2 |
2 |
100.00 |
IF |
51 |
2 |
2 |
100.00 |
IF |
54 |
2 |
2 |
100.00 |
IF |
76 |
5 |
5 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T21 |
LineNo. Expression
-1-: 72 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T21 |
LineNo. Expression
-1-: 51 if (wr_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T21 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 54 if (rd_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T21 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 79 if (fin_cnt_incr)
-3-: 82 if (fin_cnt_decr)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T3,T21 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
0 |
- |
1 |
Covered |
T1,T3,T21 |
0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395032351 |
3422809 |
0 |
0 |
T1 |
3170 |
2 |
0 |
0 |
T2 |
1379 |
0 |
0 |
0 |
T3 |
3521 |
75 |
0 |
0 |
T4 |
172074 |
0 |
0 |
0 |
T5 |
0 |
23020 |
0 |
0 |
T6 |
0 |
9594 |
0 |
0 |
T10 |
3700 |
0 |
0 |
0 |
T17 |
4371 |
0 |
0 |
0 |
T18 |
1497 |
0 |
0 |
0 |
T19 |
1554 |
0 |
0 |
0 |
T20 |
481792 |
0 |
0 |
0 |
T21 |
33459 |
600 |
0 |
0 |
T22 |
0 |
268800 |
0 |
0 |
T23 |
0 |
178 |
0 |
0 |
T25 |
0 |
34 |
0 |
0 |
T28 |
0 |
8496 |
0 |
0 |
T60 |
0 |
1372 |
0 |
0 |
BufferDepRsp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395032351 |
394226133 |
0 |
0 |
T1 |
3170 |
3107 |
0 |
0 |
T2 |
1379 |
1250 |
0 |
0 |
T3 |
3521 |
3426 |
0 |
0 |
T4 |
172074 |
172018 |
0 |
0 |
T10 |
3700 |
2913 |
0 |
0 |
T17 |
4371 |
4318 |
0 |
0 |
T18 |
1497 |
1433 |
0 |
0 |
T19 |
1554 |
1484 |
0 |
0 |
T20 |
481792 |
481603 |
0 |
0 |
T21 |
33459 |
33378 |
0 |
0 |
BufferIncrOverFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395032351 |
3422813 |
0 |
0 |
T1 |
3170 |
2 |
0 |
0 |
T2 |
1379 |
0 |
0 |
0 |
T3 |
3521 |
75 |
0 |
0 |
T4 |
172074 |
0 |
0 |
0 |
T5 |
0 |
23020 |
0 |
0 |
T6 |
0 |
9594 |
0 |
0 |
T10 |
3700 |
0 |
0 |
0 |
T17 |
4371 |
0 |
0 |
0 |
T18 |
1497 |
0 |
0 |
0 |
T19 |
1554 |
0 |
0 |
0 |
T20 |
481792 |
0 |
0 |
0 |
T21 |
33459 |
600 |
0 |
0 |
T22 |
0 |
268800 |
0 |
0 |
T23 |
0 |
178 |
0 |
0 |
T25 |
0 |
34 |
0 |
0 |
T28 |
0 |
8496 |
0 |
0 |
T60 |
0 |
1372 |
0 |
0 |
DepBufferRspOrder_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395032351 |
7989263 |
0 |
0 |
T1 |
3170 |
2 |
0 |
0 |
T2 |
1379 |
0 |
0 |
0 |
T3 |
3521 |
75 |
0 |
0 |
T4 |
172074 |
0 |
0 |
0 |
T5 |
0 |
23020 |
0 |
0 |
T6 |
0 |
9594 |
0 |
0 |
T10 |
3700 |
0 |
0 |
0 |
T17 |
4371 |
0 |
0 |
0 |
T18 |
1497 |
0 |
0 |
0 |
T19 |
1554 |
0 |
0 |
0 |
T20 |
481792 |
0 |
0 |
0 |
T21 |
33459 |
600 |
0 |
0 |
T22 |
0 |
268800 |
0 |
0 |
T23 |
0 |
178 |
0 |
0 |
T25 |
0 |
34 |
0 |
0 |
T28 |
0 |
8496 |
0 |
0 |
T60 |
0 |
1372 |
0 |
0 |