Line Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
flash_phy_rd_buffers
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T21 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T44,T87,T88 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T21 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T21,T5 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T21 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T21 |
Branch Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T44,T87,T88 |
0 |
0 |
1 |
- |
- |
Covered |
T3,T21,T5 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T21 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T21 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5450636 |
0 |
0 |
T1 |
6340 |
2 |
0 |
0 |
T2 |
2758 |
0 |
0 |
0 |
T3 |
28168 |
70 |
0 |
0 |
T4 |
1376592 |
0 |
0 |
0 |
T5 |
2046660 |
44531 |
0 |
0 |
T6 |
0 |
18936 |
0 |
0 |
T10 |
29600 |
0 |
0 |
0 |
T11 |
21966 |
0 |
0 |
0 |
T17 |
34968 |
0 |
0 |
0 |
T18 |
11976 |
0 |
0 |
0 |
T19 |
12432 |
0 |
0 |
0 |
T20 |
3854336 |
0 |
0 |
0 |
T21 |
267672 |
780 |
0 |
0 |
T22 |
0 |
134400 |
0 |
0 |
T23 |
0 |
98 |
0 |
0 |
T25 |
0 |
89 |
0 |
0 |
T28 |
0 |
21066 |
0 |
0 |
T33 |
0 |
256 |
0 |
0 |
T42 |
0 |
10 |
0 |
0 |
T60 |
0 |
1196 |
0 |
0 |
T89 |
0 |
1576 |
0 |
0 |
T90 |
0 |
291 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5450628 |
0 |
0 |
T1 |
6340 |
2 |
0 |
0 |
T2 |
2758 |
0 |
0 |
0 |
T3 |
28168 |
70 |
0 |
0 |
T4 |
1376592 |
0 |
0 |
0 |
T5 |
2046660 |
44531 |
0 |
0 |
T6 |
0 |
18936 |
0 |
0 |
T10 |
29600 |
0 |
0 |
0 |
T11 |
21966 |
0 |
0 |
0 |
T17 |
34968 |
0 |
0 |
0 |
T18 |
11976 |
0 |
0 |
0 |
T19 |
12432 |
0 |
0 |
0 |
T20 |
3854336 |
0 |
0 |
0 |
T21 |
267672 |
780 |
0 |
0 |
T22 |
0 |
134400 |
0 |
0 |
T23 |
0 |
98 |
0 |
0 |
T25 |
0 |
89 |
0 |
0 |
T28 |
0 |
21066 |
0 |
0 |
T33 |
0 |
256 |
0 |
0 |
T42 |
0 |
10 |
0 |
0 |
T60 |
0 |
1196 |
0 |
0 |
T89 |
0 |
1576 |
0 |
0 |
T90 |
0 |
291 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T21,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T44,T91,T92 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T21,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T42,T60 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T21,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T21,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T44,T91,T92 |
0 |
0 |
1 |
- |
- |
Covered |
T3,T42,T60 |
0 |
0 |
0 |
1 |
- |
Covered |
T3,T21,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T3,T21,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395032351 |
696630 |
0 |
0 |
T3 |
3521 |
8 |
0 |
0 |
T4 |
172074 |
0 |
0 |
0 |
T5 |
341110 |
5579 |
0 |
0 |
T6 |
0 |
2481 |
0 |
0 |
T10 |
3700 |
0 |
0 |
0 |
T11 |
3661 |
0 |
0 |
0 |
T17 |
4371 |
0 |
0 |
0 |
T18 |
1497 |
0 |
0 |
0 |
T19 |
1554 |
0 |
0 |
0 |
T20 |
481792 |
0 |
0 |
0 |
T21 |
33459 |
120 |
0 |
0 |
T25 |
0 |
18 |
0 |
0 |
T28 |
0 |
3145 |
0 |
0 |
T33 |
0 |
64 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T60 |
0 |
130 |
0 |
0 |
T89 |
0 |
394 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395032351 |
696628 |
0 |
0 |
T3 |
3521 |
8 |
0 |
0 |
T4 |
172074 |
0 |
0 |
0 |
T5 |
341110 |
5579 |
0 |
0 |
T6 |
0 |
2481 |
0 |
0 |
T10 |
3700 |
0 |
0 |
0 |
T11 |
3661 |
0 |
0 |
0 |
T17 |
4371 |
0 |
0 |
0 |
T18 |
1497 |
0 |
0 |
0 |
T19 |
1554 |
0 |
0 |
0 |
T20 |
481792 |
0 |
0 |
0 |
T21 |
33459 |
120 |
0 |
0 |
T25 |
0 |
18 |
0 |
0 |
T28 |
0 |
3145 |
0 |
0 |
T33 |
0 |
64 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T60 |
0 |
130 |
0 |
0 |
T89 |
0 |
394 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T21,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T44,T92,T93 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T21,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T42,T60 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T21,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T21,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T44,T92,T93 |
0 |
0 |
1 |
- |
- |
Covered |
T3,T42,T60 |
0 |
0 |
0 |
1 |
- |
Covered |
T3,T21,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T3,T21,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395032351 |
696687 |
0 |
0 |
T3 |
3521 |
8 |
0 |
0 |
T4 |
172074 |
0 |
0 |
0 |
T5 |
341110 |
5581 |
0 |
0 |
T6 |
0 |
2482 |
0 |
0 |
T10 |
3700 |
0 |
0 |
0 |
T11 |
3661 |
0 |
0 |
0 |
T17 |
4371 |
0 |
0 |
0 |
T18 |
1497 |
0 |
0 |
0 |
T19 |
1554 |
0 |
0 |
0 |
T20 |
481792 |
0 |
0 |
0 |
T21 |
33459 |
120 |
0 |
0 |
T25 |
0 |
18 |
0 |
0 |
T28 |
0 |
3141 |
0 |
0 |
T33 |
0 |
64 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T60 |
0 |
129 |
0 |
0 |
T89 |
0 |
394 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395032351 |
696687 |
0 |
0 |
T3 |
3521 |
8 |
0 |
0 |
T4 |
172074 |
0 |
0 |
0 |
T5 |
341110 |
5581 |
0 |
0 |
T6 |
0 |
2482 |
0 |
0 |
T10 |
3700 |
0 |
0 |
0 |
T11 |
3661 |
0 |
0 |
0 |
T17 |
4371 |
0 |
0 |
0 |
T18 |
1497 |
0 |
0 |
0 |
T19 |
1554 |
0 |
0 |
0 |
T20 |
481792 |
0 |
0 |
0 |
T21 |
33459 |
120 |
0 |
0 |
T25 |
0 |
18 |
0 |
0 |
T28 |
0 |
3141 |
0 |
0 |
T33 |
0 |
64 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T60 |
0 |
129 |
0 |
0 |
T89 |
0 |
394 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T21,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T94,T95,T96 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T21,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T42,T60 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T21,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T21,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T94,T95,T96 |
0 |
0 |
1 |
- |
- |
Covered |
T3,T42,T60 |
0 |
0 |
0 |
1 |
- |
Covered |
T3,T21,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T3,T21,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395032351 |
696421 |
0 |
0 |
T3 |
3521 |
9 |
0 |
0 |
T4 |
172074 |
0 |
0 |
0 |
T5 |
341110 |
5585 |
0 |
0 |
T6 |
0 |
2471 |
0 |
0 |
T10 |
3700 |
0 |
0 |
0 |
T11 |
3661 |
0 |
0 |
0 |
T17 |
4371 |
0 |
0 |
0 |
T18 |
1497 |
0 |
0 |
0 |
T19 |
1554 |
0 |
0 |
0 |
T20 |
481792 |
0 |
0 |
0 |
T21 |
33459 |
120 |
0 |
0 |
T25 |
0 |
16 |
0 |
0 |
T28 |
0 |
3138 |
0 |
0 |
T33 |
0 |
64 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T60 |
0 |
129 |
0 |
0 |
T89 |
0 |
394 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395032351 |
696421 |
0 |
0 |
T3 |
3521 |
9 |
0 |
0 |
T4 |
172074 |
0 |
0 |
0 |
T5 |
341110 |
5585 |
0 |
0 |
T6 |
0 |
2471 |
0 |
0 |
T10 |
3700 |
0 |
0 |
0 |
T11 |
3661 |
0 |
0 |
0 |
T17 |
4371 |
0 |
0 |
0 |
T18 |
1497 |
0 |
0 |
0 |
T19 |
1554 |
0 |
0 |
0 |
T20 |
481792 |
0 |
0 |
0 |
T21 |
33459 |
120 |
0 |
0 |
T25 |
0 |
16 |
0 |
0 |
T28 |
0 |
3138 |
0 |
0 |
T33 |
0 |
64 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T60 |
0 |
129 |
0 |
0 |
T89 |
0 |
394 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T21,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T94,T95,T96 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T21,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T42,T60 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T21,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T21,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T94,T95,T96 |
0 |
0 |
1 |
- |
- |
Covered |
T3,T42,T60 |
0 |
0 |
0 |
1 |
- |
Covered |
T3,T21,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T3,T21,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395032351 |
695917 |
0 |
0 |
T3 |
3521 |
9 |
0 |
0 |
T4 |
172074 |
0 |
0 |
0 |
T5 |
341110 |
5580 |
0 |
0 |
T6 |
0 |
2481 |
0 |
0 |
T10 |
3700 |
0 |
0 |
0 |
T11 |
3661 |
0 |
0 |
0 |
T17 |
4371 |
0 |
0 |
0 |
T18 |
1497 |
0 |
0 |
0 |
T19 |
1554 |
0 |
0 |
0 |
T20 |
481792 |
0 |
0 |
0 |
T21 |
33459 |
120 |
0 |
0 |
T25 |
0 |
16 |
0 |
0 |
T28 |
0 |
3146 |
0 |
0 |
T33 |
0 |
64 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T60 |
0 |
122 |
0 |
0 |
T89 |
0 |
394 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395032351 |
695914 |
0 |
0 |
T3 |
3521 |
9 |
0 |
0 |
T4 |
172074 |
0 |
0 |
0 |
T5 |
341110 |
5580 |
0 |
0 |
T6 |
0 |
2481 |
0 |
0 |
T10 |
3700 |
0 |
0 |
0 |
T11 |
3661 |
0 |
0 |
0 |
T17 |
4371 |
0 |
0 |
0 |
T18 |
1497 |
0 |
0 |
0 |
T19 |
1554 |
0 |
0 |
0 |
T20 |
481792 |
0 |
0 |
0 |
T21 |
33459 |
120 |
0 |
0 |
T25 |
0 |
16 |
0 |
0 |
T28 |
0 |
3146 |
0 |
0 |
T33 |
0 |
64 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T60 |
0 |
122 |
0 |
0 |
T89 |
0 |
394 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T21 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T87,T88,T97 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T21 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T21,T60 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T21 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T21 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T87,T88,T97 |
0 |
0 |
1 |
- |
- |
Covered |
T3,T21,T60 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T21 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T21 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395032351 |
666594 |
0 |
0 |
T1 |
3170 |
1 |
0 |
0 |
T2 |
1379 |
0 |
0 |
0 |
T3 |
3521 |
8 |
0 |
0 |
T4 |
172074 |
0 |
0 |
0 |
T5 |
0 |
5550 |
0 |
0 |
T6 |
0 |
2255 |
0 |
0 |
T10 |
3700 |
0 |
0 |
0 |
T17 |
4371 |
0 |
0 |
0 |
T18 |
1497 |
0 |
0 |
0 |
T19 |
1554 |
0 |
0 |
0 |
T20 |
481792 |
0 |
0 |
0 |
T21 |
33459 |
75 |
0 |
0 |
T22 |
0 |
33600 |
0 |
0 |
T23 |
0 |
25 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
2124 |
0 |
0 |
T60 |
0 |
174 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395032351 |
666593 |
0 |
0 |
T1 |
3170 |
1 |
0 |
0 |
T2 |
1379 |
0 |
0 |
0 |
T3 |
3521 |
8 |
0 |
0 |
T4 |
172074 |
0 |
0 |
0 |
T5 |
0 |
5550 |
0 |
0 |
T6 |
0 |
2255 |
0 |
0 |
T10 |
3700 |
0 |
0 |
0 |
T17 |
4371 |
0 |
0 |
0 |
T18 |
1497 |
0 |
0 |
0 |
T19 |
1554 |
0 |
0 |
0 |
T20 |
481792 |
0 |
0 |
0 |
T21 |
33459 |
75 |
0 |
0 |
T22 |
0 |
33600 |
0 |
0 |
T23 |
0 |
25 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
2124 |
0 |
0 |
T60 |
0 |
174 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T21 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T87,T88,T98 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T21 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T5,T60 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T21 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T21 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T87,T88,T98 |
0 |
0 |
1 |
- |
- |
Covered |
T3,T5,T60 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T21 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T21 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395032351 |
666346 |
0 |
0 |
T1 |
3170 |
1 |
0 |
0 |
T2 |
1379 |
0 |
0 |
0 |
T3 |
3521 |
9 |
0 |
0 |
T4 |
172074 |
0 |
0 |
0 |
T5 |
0 |
5554 |
0 |
0 |
T6 |
0 |
2257 |
0 |
0 |
T10 |
3700 |
0 |
0 |
0 |
T17 |
4371 |
0 |
0 |
0 |
T18 |
1497 |
0 |
0 |
0 |
T19 |
1554 |
0 |
0 |
0 |
T20 |
481792 |
0 |
0 |
0 |
T21 |
33459 |
75 |
0 |
0 |
T22 |
0 |
33600 |
0 |
0 |
T23 |
0 |
25 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
2124 |
0 |
0 |
T60 |
0 |
173 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395032351 |
666346 |
0 |
0 |
T1 |
3170 |
1 |
0 |
0 |
T2 |
1379 |
0 |
0 |
0 |
T3 |
3521 |
9 |
0 |
0 |
T4 |
172074 |
0 |
0 |
0 |
T5 |
0 |
5554 |
0 |
0 |
T6 |
0 |
2257 |
0 |
0 |
T10 |
3700 |
0 |
0 |
0 |
T17 |
4371 |
0 |
0 |
0 |
T18 |
1497 |
0 |
0 |
0 |
T19 |
1554 |
0 |
0 |
0 |
T20 |
481792 |
0 |
0 |
0 |
T21 |
33459 |
75 |
0 |
0 |
T22 |
0 |
33600 |
0 |
0 |
T23 |
0 |
25 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
2124 |
0 |
0 |
T60 |
0 |
173 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T21,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T87,T88,T98 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T21,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T60,T23 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T21,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T21,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T87,T88,T98 |
0 |
0 |
1 |
- |
- |
Covered |
T3,T60,T23 |
0 |
0 |
0 |
1 |
- |
Covered |
T3,T21,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T3,T21,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395032351 |
666159 |
0 |
0 |
T3 |
3521 |
10 |
0 |
0 |
T4 |
172074 |
0 |
0 |
0 |
T5 |
341110 |
5554 |
0 |
0 |
T6 |
0 |
2250 |
0 |
0 |
T10 |
3700 |
0 |
0 |
0 |
T11 |
3661 |
0 |
0 |
0 |
T17 |
4371 |
0 |
0 |
0 |
T18 |
1497 |
0 |
0 |
0 |
T19 |
1554 |
0 |
0 |
0 |
T20 |
481792 |
0 |
0 |
0 |
T21 |
33459 |
75 |
0 |
0 |
T22 |
0 |
33600 |
0 |
0 |
T23 |
0 |
25 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T28 |
0 |
2124 |
0 |
0 |
T60 |
0 |
173 |
0 |
0 |
T90 |
0 |
149 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395032351 |
666158 |
0 |
0 |
T3 |
3521 |
10 |
0 |
0 |
T4 |
172074 |
0 |
0 |
0 |
T5 |
341110 |
5554 |
0 |
0 |
T6 |
0 |
2250 |
0 |
0 |
T10 |
3700 |
0 |
0 |
0 |
T11 |
3661 |
0 |
0 |
0 |
T17 |
4371 |
0 |
0 |
0 |
T18 |
1497 |
0 |
0 |
0 |
T19 |
1554 |
0 |
0 |
0 |
T20 |
481792 |
0 |
0 |
0 |
T21 |
33459 |
75 |
0 |
0 |
T22 |
0 |
33600 |
0 |
0 |
T23 |
0 |
25 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T28 |
0 |
2124 |
0 |
0 |
T60 |
0 |
173 |
0 |
0 |
T90 |
0 |
149 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T21,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T87,T88,T95 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T21,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T60,T23 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T21,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T21,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T87,T88,T95 |
0 |
0 |
1 |
- |
- |
Covered |
T3,T60,T23 |
0 |
0 |
0 |
1 |
- |
Covered |
T3,T21,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T3,T21,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395032351 |
665882 |
0 |
0 |
T3 |
3521 |
9 |
0 |
0 |
T4 |
172074 |
0 |
0 |
0 |
T5 |
341110 |
5548 |
0 |
0 |
T6 |
0 |
2259 |
0 |
0 |
T10 |
3700 |
0 |
0 |
0 |
T11 |
3661 |
0 |
0 |
0 |
T17 |
4371 |
0 |
0 |
0 |
T18 |
1497 |
0 |
0 |
0 |
T19 |
1554 |
0 |
0 |
0 |
T20 |
481792 |
0 |
0 |
0 |
T21 |
33459 |
75 |
0 |
0 |
T22 |
0 |
33600 |
0 |
0 |
T23 |
0 |
23 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T28 |
0 |
2124 |
0 |
0 |
T60 |
0 |
166 |
0 |
0 |
T90 |
0 |
142 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395032351 |
665881 |
0 |
0 |
T3 |
3521 |
9 |
0 |
0 |
T4 |
172074 |
0 |
0 |
0 |
T5 |
341110 |
5548 |
0 |
0 |
T6 |
0 |
2259 |
0 |
0 |
T10 |
3700 |
0 |
0 |
0 |
T11 |
3661 |
0 |
0 |
0 |
T17 |
4371 |
0 |
0 |
0 |
T18 |
1497 |
0 |
0 |
0 |
T19 |
1554 |
0 |
0 |
0 |
T20 |
481792 |
0 |
0 |
0 |
T21 |
33459 |
75 |
0 |
0 |
T22 |
0 |
33600 |
0 |
0 |
T23 |
0 |
23 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T28 |
0 |
2124 |
0 |
0 |
T60 |
0 |
166 |
0 |
0 |
T90 |
0 |
142 |
0 |
0 |