Line Coverage for Module :
flash_mp_data_region_sel ( parameter Regions=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
| TOTAL | | 16 | 16 | 100.00 |
| CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| ALWAYS | 35 | 0 | 0 | |
| ALWAYS | 35 | 3 | 3 | 100.00 |
| ALWAYS | 49 | 4 | 4 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 30 |
8 |
8 |
| 35 |
1 |
1 |
| 36 |
1 |
1 |
| 39 |
1 |
1 |
| 49 |
1 |
1 |
| 50 |
1 |
1 |
| 51 |
1 |
1 |
| 52 |
1 |
1 |
|
|
|
MISSING_ELSE |
Line Coverage for Module :
flash_mp_data_region_sel ( parameter Regions=1 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
| TOTAL | | 8 | 8 | 100.00 |
| CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
| ALWAYS | 35 | 0 | 0 | |
| ALWAYS | 35 | 3 | 3 | 100.00 |
| ALWAYS | 49 | 4 | 4 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 35 |
1 |
1 |
| 36 |
1 |
1 |
| 39 |
1 |
1 |
| 49 |
1 |
1 |
| 50 |
1 |
1 |
| 51 |
1 |
1 |
| 52 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
flash_mp_data_region_sel
| Total | Covered | Percent |
| Conditions | 24 | 24 | 100.00 |
| Logical | 24 | 24 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (region_match[1] & ((~|region_match[0])))
-------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T97,T126,T276 |
| 1 | 1 | Covered | T3,T5,T21 |
LINE 30
EXPRESSION (region_match[2] & ((~|region_match[(2 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T229,T277,T278 |
| 1 | 1 | Covered | T2,T6,T21 |
LINE 30
EXPRESSION (region_match[3] & ((~|region_match[(3 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T6,T21,T126 |
| 1 | 1 | Covered | T2,T3,T6 |
LINE 30
EXPRESSION (region_match[4] & ((~|region_match[(4 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T5,T59,T97 |
| 1 | 1 | Covered | T5,T21,T38 |
LINE 30
EXPRESSION (region_match[5] & ((~|region_match[(5 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T6,T46,T279 |
| 1 | 1 | Covered | T2,T5,T21 |
LINE 30
EXPRESSION (region_match[6] & ((~|region_match[(6 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T46,T97,T280 |
| 1 | 1 | Covered | T6,T25,T46 |
LINE 30
EXPRESSION (region_match[7] & ((~|region_match[(7 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T5,T46,T86 |
| 1 | 1 | Covered | T2,T6,T59 |
LINE 30
EXPRESSION (region_match[8] & ((~|region_match[(8 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
flash_mp_data_region_sel
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| IF |
51 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 51 if (region_sel[i])
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Line Coverage for Instance : tb.dut.u_flash_mp.u_sw_sel
| Line No. | Total | Covered | Percent |
| TOTAL | | 16 | 16 | 100.00 |
| CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| ALWAYS | 35 | 0 | 0 | |
| ALWAYS | 35 | 3 | 3 | 100.00 |
| ALWAYS | 49 | 4 | 4 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 30 |
8 |
8 |
| 35 |
1 |
1 |
| 36 |
1 |
1 |
| 39 |
1 |
1 |
| 49 |
1 |
1 |
| 50 |
1 |
1 |
| 51 |
1 |
1 |
| 52 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_flash_mp.u_sw_sel
| Total | Covered | Percent |
| Conditions | 24 | 24 | 100.00 |
| Logical | 24 | 24 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (region_match[1] & ((~|region_match[0])))
-------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T97,T126,T276 |
| 1 | 1 | Covered | T3,T5,T21 |
LINE 30
EXPRESSION (region_match[2] & ((~|region_match[(2 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T229,T277,T278 |
| 1 | 1 | Covered | T2,T6,T21 |
LINE 30
EXPRESSION (region_match[3] & ((~|region_match[(3 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T6,T21,T126 |
| 1 | 1 | Covered | T2,T6,T21 |
LINE 30
EXPRESSION (region_match[4] & ((~|region_match[(4 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T5,T59,T97 |
| 1 | 1 | Covered | T5,T21,T38 |
LINE 30
EXPRESSION (region_match[5] & ((~|region_match[(5 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T6,T46,T127 |
| 1 | 1 | Covered | T2,T5,T21 |
LINE 30
EXPRESSION (region_match[6] & ((~|region_match[(6 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T97,T280,T130 |
| 1 | 1 | Covered | T25,T61,T71 |
LINE 30
EXPRESSION (region_match[7] & ((~|region_match[(7 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T5,T46,T86 |
| 1 | 1 | Covered | T2,T6,T113 |
LINE 30
EXPRESSION (region_match[8] & ((~|region_match[(8 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_flash_mp.u_sw_sel
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| IF |
51 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 51 if (region_sel[i])
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Line Coverage for Instance : tb.dut.u_flash_mp.u_hw_sel
| Line No. | Total | Covered | Percent |
| TOTAL | | 8 | 8 | 100.00 |
| CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
| ALWAYS | 35 | 0 | 0 | |
| ALWAYS | 35 | 3 | 3 | 100.00 |
| ALWAYS | 49 | 4 | 4 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 35 |
1 |
1 |
| 36 |
1 |
1 |
| 39 |
1 |
1 |
| 49 |
1 |
1 |
| 50 |
1 |
1 |
| 51 |
1 |
1 |
| 52 |
1 |
1 |
|
|
|
MISSING_ELSE |
Branch Coverage for Instance : tb.dut.u_flash_mp.u_hw_sel
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| IF |
51 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 51 if (region_sel[i])
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T10,T11,T77 |
| 0 |
Covered |
T1,T2,T3 |
Line Coverage for Instance : tb.dut.u_eflash.u_region_sel
| Line No. | Total | Covered | Percent |
| TOTAL | | 16 | 16 | 100.00 |
| CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| ALWAYS | 35 | 0 | 0 | |
| ALWAYS | 35 | 3 | 3 | 100.00 |
| ALWAYS | 49 | 4 | 4 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 30 |
8 |
8 |
| 35 |
1 |
1 |
| 36 |
1 |
1 |
| 39 |
1 |
1 |
| 49 |
1 |
1 |
| 50 |
1 |
1 |
| 51 |
1 |
1 |
| 52 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.u_region_sel
| Total | Covered | Percent |
| Conditions | 24 | 24 | 100.00 |
| Logical | 24 | 24 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (region_match[1] & ((~|region_match[0])))
-------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T281,T282 |
| 1 | 1 | Covered | T25,T26,T229 |
LINE 30
EXPRESSION (region_match[2] & ((~|region_match[(2 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T277,T283,T284 |
| 1 | 1 | Covered | T46,T113,T186 |
LINE 30
EXPRESSION (region_match[3] & ((~|region_match[(3 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T277,T285,T283 |
| 1 | 1 | Covered | T3,T286,T184 |
LINE 30
EXPRESSION (region_match[4] & ((~|region_match[(4 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T286,T279,T287 |
| 1 | 1 | Covered | T46,T229,T184 |
LINE 30
EXPRESSION (region_match[5] & ((~|region_match[(5 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T279,T287,T277 |
| 1 | 1 | Covered | T2,T97,T34 |
LINE 30
EXPRESSION (region_match[6] & ((~|region_match[(6 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T46,T288,T277 |
| 1 | 1 | Covered | T6,T46,T184 |
LINE 30
EXPRESSION (region_match[7] & ((~|region_match[(7 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T46,T277,T289 |
| 1 | 1 | Covered | T2,T59,T46 |
LINE 30
EXPRESSION (region_match[8] & ((~|region_match[(8 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T2,T3,T4 |
Branch Coverage for Instance : tb.dut.u_eflash.u_region_sel
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| IF |
51 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 51 if (region_sel[i])
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T4 |
| 0 |
Covered |
T1,T2,T3 |