Line Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
flash_phy_rd_buffers
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T43,T79,T80 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T9 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T9,T5 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T9 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T9 |
Branch Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T43,T79,T80 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T9,T5 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T4,T9 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T4,T9 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5386400 |
0 |
0 |
T1 |
3026600 |
43436 |
0 |
0 |
T2 |
9992 |
0 |
0 |
0 |
T3 |
10416 |
0 |
0 |
0 |
T4 |
1141672 |
3405 |
0 |
0 |
T5 |
0 |
36 |
0 |
0 |
T6 |
0 |
2224 |
0 |
0 |
T7 |
70664 |
376 |
0 |
0 |
T8 |
3249568 |
43558 |
0 |
0 |
T9 |
58672 |
80 |
0 |
0 |
T13 |
7853048 |
0 |
0 |
0 |
T18 |
23656 |
0 |
0 |
0 |
T19 |
7696 |
0 |
0 |
0 |
T20 |
0 |
631 |
0 |
0 |
T21 |
0 |
16500 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T39 |
0 |
6 |
0 |
0 |
T40 |
0 |
11 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T44 |
0 |
2604 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5386392 |
0 |
0 |
T1 |
3026600 |
43436 |
0 |
0 |
T2 |
9992 |
0 |
0 |
0 |
T3 |
10416 |
0 |
0 |
0 |
T4 |
1141672 |
3405 |
0 |
0 |
T5 |
0 |
36 |
0 |
0 |
T6 |
0 |
2224 |
0 |
0 |
T7 |
70664 |
376 |
0 |
0 |
T8 |
3249568 |
43558 |
0 |
0 |
T9 |
58672 |
80 |
0 |
0 |
T13 |
7853048 |
0 |
0 |
0 |
T18 |
23656 |
0 |
0 |
0 |
T19 |
7696 |
0 |
0 |
0 |
T20 |
0 |
631 |
0 |
0 |
T21 |
0 |
16500 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T39 |
0 |
6 |
0 |
0 |
T40 |
0 |
11 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T44 |
0 |
2604 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T80,T69,T81 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T9 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T9,T6 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T9 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T9 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T80,T69,T81 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T9,T6 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T4,T9 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T4,T9 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
372150257 |
684534 |
0 |
0 |
T1 |
378325 |
5387 |
0 |
0 |
T2 |
1249 |
0 |
0 |
0 |
T3 |
1302 |
0 |
0 |
0 |
T4 |
142709 |
459 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
0 |
556 |
0 |
0 |
T7 |
8833 |
41 |
0 |
0 |
T8 |
406196 |
5573 |
0 |
0 |
T9 |
7334 |
17 |
0 |
0 |
T13 |
981631 |
0 |
0 |
0 |
T18 |
2957 |
0 |
0 |
0 |
T19 |
962 |
0 |
0 |
0 |
T20 |
0 |
113 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T44 |
0 |
651 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
372150257 |
684534 |
0 |
0 |
T1 |
378325 |
5387 |
0 |
0 |
T2 |
1249 |
0 |
0 |
0 |
T3 |
1302 |
0 |
0 |
0 |
T4 |
142709 |
459 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
0 |
556 |
0 |
0 |
T7 |
8833 |
41 |
0 |
0 |
T8 |
406196 |
5573 |
0 |
0 |
T9 |
7334 |
17 |
0 |
0 |
T13 |
981631 |
0 |
0 |
0 |
T18 |
2957 |
0 |
0 |
0 |
T19 |
962 |
0 |
0 |
0 |
T20 |
0 |
113 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T44 |
0 |
651 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T80,T69,T81 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T9 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T9,T6 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T9 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T9 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T80,T69,T81 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T9,T6 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T4,T9 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T4,T9 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
372150257 |
684618 |
0 |
0 |
T1 |
378325 |
5403 |
0 |
0 |
T2 |
1249 |
0 |
0 |
0 |
T3 |
1302 |
0 |
0 |
0 |
T4 |
142709 |
459 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
0 |
556 |
0 |
0 |
T7 |
8833 |
40 |
0 |
0 |
T8 |
406196 |
5570 |
0 |
0 |
T9 |
7334 |
15 |
0 |
0 |
T13 |
981631 |
0 |
0 |
0 |
T18 |
2957 |
0 |
0 |
0 |
T19 |
962 |
0 |
0 |
0 |
T20 |
0 |
113 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T44 |
0 |
651 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
372150257 |
684618 |
0 |
0 |
T1 |
378325 |
5403 |
0 |
0 |
T2 |
1249 |
0 |
0 |
0 |
T3 |
1302 |
0 |
0 |
0 |
T4 |
142709 |
459 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
0 |
556 |
0 |
0 |
T7 |
8833 |
40 |
0 |
0 |
T8 |
406196 |
5570 |
0 |
0 |
T9 |
7334 |
15 |
0 |
0 |
T13 |
981631 |
0 |
0 |
0 |
T18 |
2957 |
0 |
0 |
0 |
T19 |
962 |
0 |
0 |
0 |
T20 |
0 |
113 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T44 |
0 |
651 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T80,T69,T81 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T9 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T9,T6 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T9 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T9 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T80,T69,T81 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T9,T6 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T4,T9 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T4,T9 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
372150257 |
684181 |
0 |
0 |
T1 |
378325 |
5433 |
0 |
0 |
T2 |
1249 |
0 |
0 |
0 |
T3 |
1302 |
0 |
0 |
0 |
T4 |
142709 |
459 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
0 |
556 |
0 |
0 |
T7 |
8833 |
40 |
0 |
0 |
T8 |
406196 |
5571 |
0 |
0 |
T9 |
7334 |
16 |
0 |
0 |
T13 |
981631 |
0 |
0 |
0 |
T18 |
2957 |
0 |
0 |
0 |
T19 |
962 |
0 |
0 |
0 |
T20 |
0 |
113 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T44 |
0 |
651 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
372150257 |
684180 |
0 |
0 |
T1 |
378325 |
5433 |
0 |
0 |
T2 |
1249 |
0 |
0 |
0 |
T3 |
1302 |
0 |
0 |
0 |
T4 |
142709 |
459 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
0 |
556 |
0 |
0 |
T7 |
8833 |
40 |
0 |
0 |
T8 |
406196 |
5571 |
0 |
0 |
T9 |
7334 |
16 |
0 |
0 |
T13 |
981631 |
0 |
0 |
0 |
T18 |
2957 |
0 |
0 |
0 |
T19 |
962 |
0 |
0 |
0 |
T20 |
0 |
113 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T44 |
0 |
651 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T80,T69,T81 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T9 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T9,T5 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T9 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T9 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T80,T69,T81 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T9,T5 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T4,T9 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T4,T9 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
372150257 |
684117 |
0 |
0 |
T1 |
378325 |
5365 |
0 |
0 |
T2 |
1249 |
0 |
0 |
0 |
T3 |
1302 |
0 |
0 |
0 |
T4 |
142709 |
458 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
0 |
556 |
0 |
0 |
T7 |
8833 |
40 |
0 |
0 |
T8 |
406196 |
5575 |
0 |
0 |
T9 |
7334 |
14 |
0 |
0 |
T13 |
981631 |
0 |
0 |
0 |
T18 |
2957 |
0 |
0 |
0 |
T19 |
962 |
0 |
0 |
0 |
T20 |
0 |
113 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T44 |
0 |
651 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
372150257 |
684115 |
0 |
0 |
T1 |
378325 |
5365 |
0 |
0 |
T2 |
1249 |
0 |
0 |
0 |
T3 |
1302 |
0 |
0 |
0 |
T4 |
142709 |
458 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T6 |
0 |
556 |
0 |
0 |
T7 |
8833 |
40 |
0 |
0 |
T8 |
406196 |
5575 |
0 |
0 |
T9 |
7334 |
14 |
0 |
0 |
T13 |
981631 |
0 |
0 |
0 |
T18 |
2957 |
0 |
0 |
0 |
T19 |
962 |
0 |
0 |
0 |
T20 |
0 |
113 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T44 |
0 |
651 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T43,T79,T82 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T9 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T83,T84 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T9 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T9 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T43,T79,T82 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T83,T84 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T4,T9 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T4,T9 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
372150257 |
662543 |
0 |
0 |
T1 |
378325 |
5533 |
0 |
0 |
T2 |
1249 |
0 |
0 |
0 |
T3 |
1302 |
0 |
0 |
0 |
T4 |
142709 |
393 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T7 |
8833 |
54 |
0 |
0 |
T8 |
406196 |
5321 |
0 |
0 |
T9 |
7334 |
4 |
0 |
0 |
T13 |
981631 |
0 |
0 |
0 |
T18 |
2957 |
0 |
0 |
0 |
T19 |
962 |
0 |
0 |
0 |
T20 |
0 |
45 |
0 |
0 |
T21 |
0 |
4129 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
372150257 |
662541 |
0 |
0 |
T1 |
378325 |
5533 |
0 |
0 |
T2 |
1249 |
0 |
0 |
0 |
T3 |
1302 |
0 |
0 |
0 |
T4 |
142709 |
393 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T7 |
8833 |
54 |
0 |
0 |
T8 |
406196 |
5321 |
0 |
0 |
T9 |
7334 |
4 |
0 |
0 |
T13 |
981631 |
0 |
0 |
0 |
T18 |
2957 |
0 |
0 |
0 |
T19 |
962 |
0 |
0 |
0 |
T20 |
0 |
45 |
0 |
0 |
T21 |
0 |
4129 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T43,T82,T85 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T9 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T9,T83 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T9 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T9 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T43,T82,T85 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T9,T83 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T4,T9 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T4,T9 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
372150257 |
662376 |
0 |
0 |
T1 |
378325 |
5407 |
0 |
0 |
T2 |
1249 |
0 |
0 |
0 |
T3 |
1302 |
0 |
0 |
0 |
T4 |
142709 |
393 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T7 |
8833 |
54 |
0 |
0 |
T8 |
406196 |
5319 |
0 |
0 |
T9 |
7334 |
5 |
0 |
0 |
T13 |
981631 |
0 |
0 |
0 |
T18 |
2957 |
0 |
0 |
0 |
T19 |
962 |
0 |
0 |
0 |
T20 |
0 |
45 |
0 |
0 |
T21 |
0 |
4127 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
372150257 |
662375 |
0 |
0 |
T1 |
378325 |
5407 |
0 |
0 |
T2 |
1249 |
0 |
0 |
0 |
T3 |
1302 |
0 |
0 |
0 |
T4 |
142709 |
393 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T7 |
8833 |
54 |
0 |
0 |
T8 |
406196 |
5319 |
0 |
0 |
T9 |
7334 |
5 |
0 |
0 |
T13 |
981631 |
0 |
0 |
0 |
T18 |
2957 |
0 |
0 |
0 |
T19 |
962 |
0 |
0 |
0 |
T20 |
0 |
45 |
0 |
0 |
T21 |
0 |
4127 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T43,T82,T85 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T9 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T9,T83 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T9 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T9 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T43,T82,T85 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T9,T83 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T4,T9 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T4,T9 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
372150257 |
662316 |
0 |
0 |
T1 |
378325 |
5469 |
0 |
0 |
T2 |
1249 |
0 |
0 |
0 |
T3 |
1302 |
0 |
0 |
0 |
T4 |
142709 |
392 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T7 |
8833 |
54 |
0 |
0 |
T8 |
406196 |
5312 |
0 |
0 |
T9 |
7334 |
4 |
0 |
0 |
T13 |
981631 |
0 |
0 |
0 |
T18 |
2957 |
0 |
0 |
0 |
T19 |
962 |
0 |
0 |
0 |
T20 |
0 |
45 |
0 |
0 |
T21 |
0 |
4122 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
372150257 |
662316 |
0 |
0 |
T1 |
378325 |
5469 |
0 |
0 |
T2 |
1249 |
0 |
0 |
0 |
T3 |
1302 |
0 |
0 |
0 |
T4 |
142709 |
392 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T7 |
8833 |
54 |
0 |
0 |
T8 |
406196 |
5312 |
0 |
0 |
T9 |
7334 |
4 |
0 |
0 |
T13 |
981631 |
0 |
0 |
0 |
T18 |
2957 |
0 |
0 |
0 |
T19 |
962 |
0 |
0 |
0 |
T20 |
0 |
45 |
0 |
0 |
T21 |
0 |
4122 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T43,T82,T85 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T9 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T9,T8 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T9 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T9 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T43,T82,T85 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T9,T8 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T4,T9 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T4,T9 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
372150257 |
661715 |
0 |
0 |
T1 |
378325 |
5439 |
0 |
0 |
T2 |
1249 |
0 |
0 |
0 |
T3 |
1302 |
0 |
0 |
0 |
T4 |
142709 |
392 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T7 |
8833 |
53 |
0 |
0 |
T8 |
406196 |
5317 |
0 |
0 |
T9 |
7334 |
5 |
0 |
0 |
T13 |
981631 |
0 |
0 |
0 |
T18 |
2957 |
0 |
0 |
0 |
T19 |
962 |
0 |
0 |
0 |
T20 |
0 |
44 |
0 |
0 |
T21 |
0 |
4122 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
372150257 |
661713 |
0 |
0 |
T1 |
378325 |
5439 |
0 |
0 |
T2 |
1249 |
0 |
0 |
0 |
T3 |
1302 |
0 |
0 |
0 |
T4 |
142709 |
392 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T7 |
8833 |
53 |
0 |
0 |
T8 |
406196 |
5317 |
0 |
0 |
T9 |
7334 |
5 |
0 |
0 |
T13 |
981631 |
0 |
0 |
0 |
T18 |
2957 |
0 |
0 |
0 |
T19 |
962 |
0 |
0 |
0 |
T20 |
0 |
44 |
0 |
0 |
T21 |
0 |
4122 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |